1857765e9SRajeshwari Shinde /* 2857765e9SRajeshwari Shinde * Copyright (C) 2012 Samsung Electronics 3857765e9SRajeshwari Shinde * Rajeshwari Shinde <rajeshwari.s@samsung.com> 4857765e9SRajeshwari Shinde * 51a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 6857765e9SRajeshwari Shinde */ 7857765e9SRajeshwari Shinde 8857765e9SRajeshwari Shinde #ifndef __MAX77686_H_ 9857765e9SRajeshwari Shinde #define __MAX77686_H_ 10857765e9SRajeshwari Shinde 117f39b067SPrzemyslaw Marczak #include <power/pmic.h> 127f39b067SPrzemyslaw Marczak 13857765e9SRajeshwari Shinde enum { 14857765e9SRajeshwari Shinde MAX77686_REG_PMIC_ID = 0x0, 15857765e9SRajeshwari Shinde MAX77686_REG_PMIC_INTSRC, 16857765e9SRajeshwari Shinde MAX77686_REG_PMIC_INT1, 17857765e9SRajeshwari Shinde MAX77686_REG_PMIC_INT2, 18857765e9SRajeshwari Shinde MAX77686_REG_PMIC_INT1MSK, 19857765e9SRajeshwari Shinde MAX77686_REG_PMIC_INT2MSK, 20857765e9SRajeshwari Shinde 21857765e9SRajeshwari Shinde MAX77686_REG_PMIC_STATUS1, 22857765e9SRajeshwari Shinde MAX77686_REG_PMIC_STATUS2, 23857765e9SRajeshwari Shinde 24857765e9SRajeshwari Shinde MAX77686_REG_PMIC_PWRON, 25857765e9SRajeshwari Shinde MAX77686_REG_PMIC_ONOFFDELAY, 26857765e9SRajeshwari Shinde MAX77686_REG_PMIC_MRSTB, 27857765e9SRajeshwari Shinde 28857765e9SRajeshwari Shinde MAX77686_REG_PMIC_BUCK1CRTL = 0x10, 29857765e9SRajeshwari Shinde MAX77686_REG_PMIC_BUCK1OUT, 30857765e9SRajeshwari Shinde MAX77686_REG_PMIC_BUCK2CTRL1, 31857765e9SRajeshwari Shinde MAX77686_REG_PMIC_BUCK234FREQ, 32857765e9SRajeshwari Shinde MAX77686_REG_PMIC_BUCK2DVS1, 33857765e9SRajeshwari Shinde MAX77686_REG_PMIC_BUCK2DVS2, 34857765e9SRajeshwari Shinde MAX77686_REG_PMIC_BUCK2DVS3, 35857765e9SRajeshwari Shinde MAX77686_REG_PMIC_BUCK2DVS4, 36857765e9SRajeshwari Shinde MAX77686_REG_PMIC_BUCK2DVS5, 37857765e9SRajeshwari Shinde MAX77686_REG_PMIC_BUCK2DVS6, 38857765e9SRajeshwari Shinde MAX77686_REG_PMIC_BUCK2DVS7, 39857765e9SRajeshwari Shinde MAX77686_REG_PMIC_BUCK2DVS8, 40857765e9SRajeshwari Shinde MAX77686_REG_PMIC_BUCK3CTRL, 41b0c3b119SJaehoon Chung MAX77686_REG_PMIC_BUCK3DVS1 = 0x1e, 42857765e9SRajeshwari Shinde MAX77686_REG_PMIC_BUCK3DVS2, 43857765e9SRajeshwari Shinde MAX77686_REG_PMIC_BUCK3DVS3, 44857765e9SRajeshwari Shinde MAX77686_REG_PMIC_BUCK3DVS4, 45857765e9SRajeshwari Shinde MAX77686_REG_PMIC_BUCK3DVS5, 46857765e9SRajeshwari Shinde MAX77686_REG_PMIC_BUCK3DVS6, 47857765e9SRajeshwari Shinde MAX77686_REG_PMIC_BUCK3DVS7, 48857765e9SRajeshwari Shinde MAX77686_REG_PMIC_BUCK3DVS8, 49857765e9SRajeshwari Shinde MAX77686_REG_PMIC_BUCK4CTRL1, 50857765e9SRajeshwari Shinde MAX77686_REG_PMIC_BUCK4DVS1 = 0x28, 51857765e9SRajeshwari Shinde MAX77686_REG_PMIC_BUCK4DVS2, 52857765e9SRajeshwari Shinde MAX77686_REG_PMIC_BUCK4DVS3, 53857765e9SRajeshwari Shinde MAX77686_REG_PMIC_BUCK4DVS4, 54857765e9SRajeshwari Shinde MAX77686_REG_PMIC_BUCK4DVS5, 55857765e9SRajeshwari Shinde MAX77686_REG_PMIC_BUCK4DVS6, 56857765e9SRajeshwari Shinde MAX77686_REG_PMIC_BUCK4DVS7, 57857765e9SRajeshwari Shinde MAX77686_REG_PMIC_BUCK4DVS8, 58857765e9SRajeshwari Shinde MAX77686_REG_PMIC_BUCK5CTRL, 59857765e9SRajeshwari Shinde MAX77686_REG_PMIC_BUCK5OUT, 60857765e9SRajeshwari Shinde MAX77686_REG_PMIC_BUCK6CRTL, 61857765e9SRajeshwari Shinde MAX77686_REG_PMIC_BUCK6OUT, 62857765e9SRajeshwari Shinde MAX77686_REG_PMIC_BUCK7CRTL, 63857765e9SRajeshwari Shinde MAX77686_REG_PMIC_BUCK7OUT, 64857765e9SRajeshwari Shinde MAX77686_REG_PMIC_BUCK8CRTL, 65857765e9SRajeshwari Shinde MAX77686_REG_PMIC_BUCK8OUT, 66857765e9SRajeshwari Shinde MAX77686_REG_PMIC_BUCK9CRTL, 67857765e9SRajeshwari Shinde MAX77686_REG_PMIC_BUCK9OUT, 68857765e9SRajeshwari Shinde 69857765e9SRajeshwari Shinde MAX77686_REG_PMIC_LDO1CTRL1 = 0x40, 70857765e9SRajeshwari Shinde MAX77686_REG_PMIC_LDO2CTRL1, 71857765e9SRajeshwari Shinde MAX77686_REG_PMIC_LDO3CTRL1, 72857765e9SRajeshwari Shinde MAX77686_REG_PMIC_LDO4CTRL1, 73857765e9SRajeshwari Shinde MAX77686_REG_PMIC_LDO5CTRL1, 74857765e9SRajeshwari Shinde MAX77686_REG_PMIC_LDO6CTRL1, 75857765e9SRajeshwari Shinde MAX77686_REG_PMIC_LDO7CTRL1, 76857765e9SRajeshwari Shinde MAX77686_REG_PMIC_LDO8CTRL1, 77857765e9SRajeshwari Shinde MAX77686_REG_PMIC_LDO9CTRL1, 78857765e9SRajeshwari Shinde MAX77686_REG_PMIC_LDO10CTRL1, 79857765e9SRajeshwari Shinde MAX77686_REG_PMIC_LDO11CTRL1, 80857765e9SRajeshwari Shinde MAX77686_REG_PMIC_LDO12CTRL1, 81857765e9SRajeshwari Shinde MAX77686_REG_PMIC_LDO13CTRL1, 82857765e9SRajeshwari Shinde MAX77686_REG_PMIC_LDO14CTRL1, 83857765e9SRajeshwari Shinde MAX77686_REG_PMIC_LDO15CTRL1, 84857765e9SRajeshwari Shinde MAX77686_REG_PMIC_LDO16CTRL1, 85857765e9SRajeshwari Shinde MAX77686_REG_PMIC_LDO17CTRL1, 86857765e9SRajeshwari Shinde MAX77686_REG_PMIC_LDO18CTRL1, 87857765e9SRajeshwari Shinde MAX77686_REG_PMIC_LDO19CTRL1, 88857765e9SRajeshwari Shinde MAX77686_REG_PMIC_LDO20CTRL1, 89857765e9SRajeshwari Shinde MAX77686_REG_PMIC_LDO21CTRL1, 90857765e9SRajeshwari Shinde MAX77686_REG_PMIC_LDO22CTRL1, 91857765e9SRajeshwari Shinde MAX77686_REG_PMIC_LDO23CTRL1, 92857765e9SRajeshwari Shinde MAX77686_REG_PMIC_LDO24CTRL1, 93857765e9SRajeshwari Shinde MAX77686_REG_PMIC_LDO25CTRL1, 94857765e9SRajeshwari Shinde MAX77686_REG_PMIC_LDO26CTRL1, 95857765e9SRajeshwari Shinde MAX77686_REG_PMIC_LDO1CTRL2, 96857765e9SRajeshwari Shinde MAX77686_REG_PMIC_LDO2CTRL2, 97857765e9SRajeshwari Shinde MAX77686_REG_PMIC_LDO3CTRL2, 98857765e9SRajeshwari Shinde MAX77686_REG_PMIC_LDO4CTRL2, 99857765e9SRajeshwari Shinde MAX77686_REG_PMIC_LDO5CTRL2, 100857765e9SRajeshwari Shinde MAX77686_REG_PMIC_LDO6CTRL2, 101857765e9SRajeshwari Shinde MAX77686_REG_PMIC_LDO7CTRL2, 102857765e9SRajeshwari Shinde MAX77686_REG_PMIC_LDO8CTRL2, 103857765e9SRajeshwari Shinde MAX77686_REG_PMIC_LDO9CTRL2, 104857765e9SRajeshwari Shinde MAX77686_REG_PMIC_LDO10CTRL2, 105857765e9SRajeshwari Shinde MAX77686_REG_PMIC_LDO11CTRL2, 106857765e9SRajeshwari Shinde MAX77686_REG_PMIC_LDO12CTRL2, 107857765e9SRajeshwari Shinde MAX77686_REG_PMIC_LDO13CTRL2, 108857765e9SRajeshwari Shinde MAX77686_REG_PMIC_LDO14CTRL2, 109857765e9SRajeshwari Shinde MAX77686_REG_PMIC_LDO15CTRL2, 110857765e9SRajeshwari Shinde MAX77686_REG_PMIC_LDO16CTRL2, 111857765e9SRajeshwari Shinde MAX77686_REG_PMIC_LDO17CTRL2, 112857765e9SRajeshwari Shinde MAX77686_REG_PMIC_LDO18CTRL2, 113857765e9SRajeshwari Shinde MAX77686_REG_PMIC_LDO19CTRL2, 114857765e9SRajeshwari Shinde MAX77686_REG_PMIC_LDO20CTRL2, 115857765e9SRajeshwari Shinde MAX77686_REG_PMIC_LDO21CTRL2, 116857765e9SRajeshwari Shinde MAX77686_REG_PMIC_LDO22CTRL2, 117857765e9SRajeshwari Shinde MAX77686_REG_PMIC_LDO23CTRL2, 118857765e9SRajeshwari Shinde MAX77686_REG_PMIC_LDO24CTRL2, 119857765e9SRajeshwari Shinde MAX77686_REG_PMIC_LDO25CTRL2, 120857765e9SRajeshwari Shinde MAX77686_REG_PMIC_LDO26CTRL2, 121857765e9SRajeshwari Shinde 122857765e9SRajeshwari Shinde MAX77686_REG_PMIC_BBAT = 0x7e, 123857765e9SRajeshwari Shinde MAX77686_REG_PMIC_32KHZ, 124857765e9SRajeshwari Shinde 125857765e9SRajeshwari Shinde PMIC_NUM_OF_REGS, 126857765e9SRajeshwari Shinde }; 127857765e9SRajeshwari Shinde 128857765e9SRajeshwari Shinde /* I2C device address for pmic max77686 */ 129857765e9SRajeshwari Shinde #define MAX77686_I2C_ADDR (0x12 >> 1) 130857765e9SRajeshwari Shinde 131857765e9SRajeshwari Shinde enum { 132857765e9SRajeshwari Shinde REG_DISABLE = 0, 133857765e9SRajeshwari Shinde REG_ENABLE 134857765e9SRajeshwari Shinde }; 135857765e9SRajeshwari Shinde 136857765e9SRajeshwari Shinde enum { 137857765e9SRajeshwari Shinde LDO_OFF = 0, 138857765e9SRajeshwari Shinde LDO_ON, 139857765e9SRajeshwari Shinde 140857765e9SRajeshwari Shinde DIS_LDO = (0x00 << 6), 141857765e9SRajeshwari Shinde EN_LDO = (0x3 << 6), 142857765e9SRajeshwari Shinde }; 143857765e9SRajeshwari Shinde 144812d7576SPiotr Wilczek enum { 145812d7576SPiotr Wilczek OPMODE_OFF = 0, 146812d7576SPiotr Wilczek OPMODE_STANDBY, 147812d7576SPiotr Wilczek OPMODE_LPM, 148812d7576SPiotr Wilczek OPMODE_ON, 149812d7576SPiotr Wilczek }; 150812d7576SPiotr Wilczek 151812d7576SPiotr Wilczek int max77686_set_ldo_voltage(struct pmic *p, int ldo, ulong uV); 152812d7576SPiotr Wilczek int max77686_set_ldo_mode(struct pmic *p, int ldo, char opmode); 153*7e46be8aSSuriyan Ramasami int max77686_set_buck_voltage(struct pmic *p, int buck, ulong uV); 154812d7576SPiotr Wilczek int max77686_set_buck_mode(struct pmic *p, int buck, char opmode); 155812d7576SPiotr Wilczek 156812d7576SPiotr Wilczek #define MAX77686_LDO_VOLT_MAX_HEX 0x3f 157812d7576SPiotr Wilczek #define MAX77686_LDO_VOLT_MASK 0x3f 158812d7576SPiotr Wilczek #define MAX77686_LDO_MODE_MASK 0xc0 159812d7576SPiotr Wilczek #define MAX77686_LDO_MODE_OFF (0x00 << 0x06) 160812d7576SPiotr Wilczek #define MAX77686_LDO_MODE_STANDBY (0x01 << 0x06) 161812d7576SPiotr Wilczek #define MAX77686_LDO_MODE_LPM (0x02 << 0x06) 162812d7576SPiotr Wilczek #define MAX77686_LDO_MODE_ON (0x03 << 0x06) 163*7e46be8aSSuriyan Ramasami #define MAX77686_BUCK_VOLT_MAX_HEX 0x3f 164*7e46be8aSSuriyan Ramasami #define MAX77686_BUCK_VOLT_MASK 0x3f 165812d7576SPiotr Wilczek #define MAX77686_BUCK_MODE_MASK 0x03 166812d7576SPiotr Wilczek #define MAX77686_BUCK_MODE_SHIFT_1 0x00 167812d7576SPiotr Wilczek #define MAX77686_BUCK_MODE_SHIFT_2 0x04 168812d7576SPiotr Wilczek #define MAX77686_BUCK_MODE_OFF 0x00 169812d7576SPiotr Wilczek #define MAX77686_BUCK_MODE_STANDBY 0x01 170812d7576SPiotr Wilczek #define MAX77686_BUCK_MODE_LPM 0x02 171812d7576SPiotr Wilczek #define MAX77686_BUCK_MODE_ON 0x03 172812d7576SPiotr Wilczek 173b278c409SRajeshwari Shinde /* Buck1 1 volt value */ 174b278c409SRajeshwari Shinde #define MAX77686_BUCK1OUT_1V 0x5 1752955d600SBernie Thompson /* Buck1 1.05 volt value */ 1762955d600SBernie Thompson #define MAX77686_BUCK1OUT_1_05V 0x6 177b278c409SRajeshwari Shinde #define MAX77686_BUCK1CTRL_EN (3 << 0) 178b278c409SRajeshwari Shinde /* Buck2 1.3 volt value */ 179b278c409SRajeshwari Shinde #define MAX77686_BUCK2DVS1_1_3V 0x38 180b278c409SRajeshwari Shinde #define MAX77686_BUCK2CTRL_ON (1 << 4) 181b278c409SRajeshwari Shinde /* Buck3 1.0125 volt value */ 182b278c409SRajeshwari Shinde #define MAX77686_BUCK3DVS1_1_0125V 0x21 183b278c409SRajeshwari Shinde #define MAX77686_BUCK3CTRL_ON (1 << 4) 184b278c409SRajeshwari Shinde /* Buck4 1.2 volt value */ 185b278c409SRajeshwari Shinde #define MAX77686_BUCK4DVS1_1_2V 0x30 186b278c409SRajeshwari Shinde #define MAX77686_BUCK4CTRL_ON (1 << 4) 187b278c409SRajeshwari Shinde /* LDO2 1.5 volt value */ 188b278c409SRajeshwari Shinde #define MAX77686_LD02CTRL1_1_5V 0x1c 189b278c409SRajeshwari Shinde /* LDO3 1.8 volt value */ 190b278c409SRajeshwari Shinde #define MAX77686_LD03CTRL1_1_8V 0x14 191b278c409SRajeshwari Shinde /* LDO5 1.8 volt value */ 192b278c409SRajeshwari Shinde #define MAX77686_LD05CTRL1_1_8V 0x14 193b278c409SRajeshwari Shinde /* LDO10 1.8 volt value */ 194b278c409SRajeshwari Shinde #define MAX77686_LD10CTRL1_1_8V 0x14 195b278c409SRajeshwari Shinde /* 196b278c409SRajeshwari Shinde * MAX77686_REG_PMIC_32KHZ set to 32KH CP 197b278c409SRajeshwari Shinde * output is activated 198b278c409SRajeshwari Shinde */ 199b278c409SRajeshwari Shinde #define MAX77686_32KHCP_EN (1 << 1) 200b278c409SRajeshwari Shinde /* 201b278c409SRajeshwari Shinde * MAX77686_REG_PMIC_BBAT set to 202b278c409SRajeshwari Shinde * Back up batery charger on and 203b278c409SRajeshwari Shinde * limit voltage setting to 3.5v 204b278c409SRajeshwari Shinde */ 205b278c409SRajeshwari Shinde #define MAX77686_BBCHOSTEN (1 << 0) 206b278c409SRajeshwari Shinde #define MAX77686_BBCVS_3_5V (3 << 3) 207857765e9SRajeshwari Shinde #endif /* __MAX77686_PMIC_H_ */ 208