xref: /rk3399_rockchip-uboot/include/pcmcia/yenta.h (revision 8bde7f776c77b343aca29b8c7b58464d915ac245)
1*66fd3d1cSwdenk /*
2*66fd3d1cSwdenk  * yenta.h 1.20 2001/08/24 12:15:34
3*66fd3d1cSwdenk  *
4*66fd3d1cSwdenk  * The contents of this file are subject to the Mozilla Public License
5*66fd3d1cSwdenk  * Version 1.1 (the "License"); you may not use this file except in
6*66fd3d1cSwdenk  * compliance with the License. You may obtain a copy of the License
7*66fd3d1cSwdenk  * at http://www.mozilla.org/MPL/
8*66fd3d1cSwdenk  *
9*66fd3d1cSwdenk  * Software distributed under the License is distributed on an "AS IS"
10*66fd3d1cSwdenk  * basis, WITHOUT WARRANTY OF ANY KIND, either express or implied. See
11*66fd3d1cSwdenk  * the License for the specific language governing rights and
12*66fd3d1cSwdenk  * limitations under the License.
13*66fd3d1cSwdenk  *
14*66fd3d1cSwdenk  * The initial developer of the original code is David A. Hinds
15*66fd3d1cSwdenk  * <dahinds@users.sourceforge.net>.  Portions created by David A. Hinds
16*66fd3d1cSwdenk  * are Copyright (C) 1999 David A. Hinds.  All Rights Reserved.
17*66fd3d1cSwdenk  *
18*66fd3d1cSwdenk  * Alternatively, the contents of this file may be used under the
19*66fd3d1cSwdenk  * terms of the GNU General Public License version 2 (the "GPL"), in
20*66fd3d1cSwdenk  * which case the provisions of the GPL are applicable instead of the
21*66fd3d1cSwdenk  * above.  If you wish to allow the use of your version of this file
22*66fd3d1cSwdenk  * only under the terms of the GPL and not to allow others to use
23*66fd3d1cSwdenk  * your version of this file under the MPL, indicate your decision by
24*66fd3d1cSwdenk  * deleting the provisions above and replace them with the notice and
25*66fd3d1cSwdenk  * other provisions required by the GPL.  If you do not delete the
26*66fd3d1cSwdenk  * provisions above, a recipient may use your version of this file
27*66fd3d1cSwdenk  * under either the MPL or the GPL.
28*66fd3d1cSwdenk  */
29*66fd3d1cSwdenk 
30*66fd3d1cSwdenk #ifndef _LINUX_YENTA_H
31*66fd3d1cSwdenk #define _LINUX_YENTA_H
32*66fd3d1cSwdenk 
33*66fd3d1cSwdenk /* PCI Configuration Registers */
34*66fd3d1cSwdenk 
35*66fd3d1cSwdenk #define PCI_STATUS_CAPLIST		0x10
36*66fd3d1cSwdenk #define PCI_CB_CAPABILITY_POINTER	0x14	/* 8 bit */
37*66fd3d1cSwdenk #define PCI_CAPABILITY_ID		0x00	/* 8 bit */
38*66fd3d1cSwdenk #define  PCI_CAPABILITY_PM		0x01
39*66fd3d1cSwdenk #define PCI_NEXT_CAPABILITY		0x01	/* 8 bit */
40*66fd3d1cSwdenk #define PCI_PM_CAPABILITIES		0x02	/* 16 bit */
41*66fd3d1cSwdenk #define  PCI_PMCAP_PME_D3COLD		0x8000
42*66fd3d1cSwdenk #define  PCI_PMCAP_PME_D3HOT		0x4000
43*66fd3d1cSwdenk #define  PCI_PMCAP_PME_D2		0x2000
44*66fd3d1cSwdenk #define  PCI_PMCAP_PME_D1		0x1000
45*66fd3d1cSwdenk #define  PCI_PMCAP_PME_D0		0x0800
46*66fd3d1cSwdenk #define  PCI_PMCAP_D2_CAP		0x0400
47*66fd3d1cSwdenk #define  PCI_PMCAP_D1_CAP		0x0200
48*66fd3d1cSwdenk #define  PCI_PMCAP_DYN_DATA		0x0100
49*66fd3d1cSwdenk #define  PCI_PMCAP_DSI			0x0020
50*66fd3d1cSwdenk #define  PCI_PMCAP_AUX_PWR		0x0010
51*66fd3d1cSwdenk #define  PCI_PMCAP_PMECLK		0x0008
52*66fd3d1cSwdenk #define  PCI_PMCAP_VERSION_MASK		0x0007
53*66fd3d1cSwdenk #define PCI_PM_CONTROL_STATUS		0x04	/* 16 bit */
54*66fd3d1cSwdenk #define  PCI_PMCS_PME_STATUS		0x8000
55*66fd3d1cSwdenk #define  PCI_PMCS_DATASCALE_MASK	0x6000
56*66fd3d1cSwdenk #define  PCI_PMCS_DATASCALE_SHIFT	13
57*66fd3d1cSwdenk #define  PCI_PMCS_DATASEL_MASK		0x1e00
58*66fd3d1cSwdenk #define  PCI_PMCS_DATASEL_SHIFT		9
59*66fd3d1cSwdenk #define  PCI_PMCS_PME_ENABLE		0x0100
60*66fd3d1cSwdenk #define  PCI_PMCS_PWR_STATE_MASK	0x0003
61*66fd3d1cSwdenk #define  PCI_PMCS_PWR_STATE_D0		0x0000
62*66fd3d1cSwdenk #define  PCI_PMCS_PWR_STATE_D1		0x0001
63*66fd3d1cSwdenk #define  PCI_PMCS_PWR_STATE_D2		0x0002
64*66fd3d1cSwdenk #define  PCI_PMCS_PWR_STATE_D3		0x0003
65*66fd3d1cSwdenk #define PCI_PM_BRIDGE_EXT		0x06	/* 8 bit */
66*66fd3d1cSwdenk #define PCI_PM_DATA			0x07	/* 8 bit */
67*66fd3d1cSwdenk 
68*66fd3d1cSwdenk #define CB_PRIMARY_BUS			0x18	/* 8 bit */
69*66fd3d1cSwdenk #define CB_CARDBUS_BUS			0x19	/* 8 bit */
70*66fd3d1cSwdenk #define CB_SUBORD_BUS			0x1a	/* 8 bit */
71*66fd3d1cSwdenk #define CB_LATENCY_TIMER		0x1b	/* 8 bit */
72*66fd3d1cSwdenk 
73*66fd3d1cSwdenk #define CB_MEM_BASE(m)			(0x1c + 8*(m))
74*66fd3d1cSwdenk #define CB_MEM_LIMIT(m)			(0x20 + 8*(m))
75*66fd3d1cSwdenk #define CB_IO_BASE(m)			(0x2c + 8*(m))
76*66fd3d1cSwdenk #define CB_IO_LIMIT(m)			(0x30 + 8*(m))
77*66fd3d1cSwdenk 
78*66fd3d1cSwdenk #define CB_BRIDGE_CONTROL		0x3e	/* 16 bit */
79*66fd3d1cSwdenk #define  CB_BCR_PARITY_ENA		0x0001
80*66fd3d1cSwdenk #define  CB_BCR_SERR_ENA		0x0002
81*66fd3d1cSwdenk #define  CB_BCR_ISA_ENA			0x0004
82*66fd3d1cSwdenk #define  CB_BCR_VGA_ENA			0x0008
83*66fd3d1cSwdenk #define  CB_BCR_MABORT			0x0020
84*66fd3d1cSwdenk #define  CB_BCR_CB_RESET		0x0040
85*66fd3d1cSwdenk #define  CB_BCR_ISA_IRQ			0x0080
86*66fd3d1cSwdenk #define  CB_BCR_PREFETCH(m)		(0x0100 << (m))
87*66fd3d1cSwdenk #define  CB_BCR_WRITE_POST		0x0400
88*66fd3d1cSwdenk 
89*66fd3d1cSwdenk #define CB_LEGACY_MODE_BASE		0x44
90*66fd3d1cSwdenk 
91*66fd3d1cSwdenk /* Memory mapped registers */
92*66fd3d1cSwdenk 
93*66fd3d1cSwdenk #define CB_SOCKET_EVENT			0x0000
94*66fd3d1cSwdenk #define  CB_SE_CSTSCHG			0x00000001
95*66fd3d1cSwdenk #define  CB_SE_CCD			0x00000006
96*66fd3d1cSwdenk #define  CB_SE_CCD1			0x00000002
97*66fd3d1cSwdenk #define  CB_SE_CCD2			0x00000004
98*66fd3d1cSwdenk #define  CB_SE_PWRCYCLE			0x00000008
99*66fd3d1cSwdenk 
100*66fd3d1cSwdenk #define CB_SOCKET_MASK			0x0004
101*66fd3d1cSwdenk #define  CB_SM_CSTSCHG			0x00000001
102*66fd3d1cSwdenk #define  CB_SM_CCD			0x00000006
103*66fd3d1cSwdenk #define  CB_SM_PWRCYCLE			0x00000008
104*66fd3d1cSwdenk 
105*66fd3d1cSwdenk #define CB_SOCKET_STATE			0x0008
106*66fd3d1cSwdenk #define  CB_SS_CSTSCHG			0x00000001
107*66fd3d1cSwdenk #define  CB_SS_CCD			0x00000006
108*66fd3d1cSwdenk #define  CB_SS_CCD1			0x00000002
109*66fd3d1cSwdenk #define  CB_SS_CCD2			0x00000004
110*66fd3d1cSwdenk #define  CB_SS_PWRCYCLE			0x00000008
111*66fd3d1cSwdenk #define  CB_SS_16BIT			0x00000010
112*66fd3d1cSwdenk #define  CB_SS_32BIT			0x00000020
113*66fd3d1cSwdenk #define  CB_SS_CINT			0x00000040
114*66fd3d1cSwdenk #define  CB_SS_BADCARD			0x00000080
115*66fd3d1cSwdenk #define  CB_SS_DATALOST			0x00000100
116*66fd3d1cSwdenk #define  CB_SS_BADVCC			0x00000200
117*66fd3d1cSwdenk #define  CB_SS_5VCARD			0x00000400
118*66fd3d1cSwdenk #define  CB_SS_3VCARD			0x00000800
119*66fd3d1cSwdenk #define  CB_SS_XVCARD			0x00001000
120*66fd3d1cSwdenk #define  CB_SS_YVCARD			0x00002000
121*66fd3d1cSwdenk #define  CB_SS_VSENSE			0x00003c86
122*66fd3d1cSwdenk #define  CB_SS_5VSOCKET			0x10000000
123*66fd3d1cSwdenk #define  CB_SS_3VSOCKET			0x20000000
124*66fd3d1cSwdenk #define  CB_SS_XVSOCKET			0x40000000
125*66fd3d1cSwdenk #define  CB_SS_YVSOCKET			0x80000000
126*66fd3d1cSwdenk 
127*66fd3d1cSwdenk #define CB_SOCKET_FORCE			0x000c
128*66fd3d1cSwdenk #define  CB_SF_CVSTEST			0x00004000
129*66fd3d1cSwdenk 
130*66fd3d1cSwdenk #define CB_SOCKET_CONTROL		0x0010
131*66fd3d1cSwdenk #define  CB_SC_VPP_MASK			0x00000007
132*66fd3d1cSwdenk #define   CB_SC_VPP_OFF			0x00000000
133*66fd3d1cSwdenk #define   CB_SC_VPP_12V			0x00000001
134*66fd3d1cSwdenk #define   CB_SC_VPP_5V			0x00000002
135*66fd3d1cSwdenk #define   CB_SC_VPP_3V			0x00000003
136*66fd3d1cSwdenk #define   CB_SC_VPP_XV			0x00000004
137*66fd3d1cSwdenk #define   CB_SC_VPP_YV			0x00000005
138*66fd3d1cSwdenk #define  CB_SC_VCC_MASK			0x00000070
139*66fd3d1cSwdenk #define   CB_SC_VCC_OFF			0x00000000
140*66fd3d1cSwdenk #define   CB_SC_VCC_5V			0x00000020
141*66fd3d1cSwdenk #define   CB_SC_VCC_3V			0x00000030
142*66fd3d1cSwdenk #define   CB_SC_VCC_XV			0x00000040
143*66fd3d1cSwdenk #define   CB_SC_VCC_YV			0x00000050
144*66fd3d1cSwdenk #define  CB_SC_CCLK_STOP		0x00000080
145*66fd3d1cSwdenk 
146*66fd3d1cSwdenk #define CB_SOCKET_POWER			0x0020
147*66fd3d1cSwdenk #define  CB_SP_CLK_CTRL			0x00000001
148*66fd3d1cSwdenk #define  CB_SP_CLK_CTRL_ENA		0x00010000
149*66fd3d1cSwdenk #define  CB_SP_CLK_MODE			0x01000000
150*66fd3d1cSwdenk #define  CB_SP_ACCESS			0x02000000
151*66fd3d1cSwdenk 
152*66fd3d1cSwdenk /* Address bits 31..24 for memory windows for 16-bit cards,
153*66fd3d1cSwdenk    accessable only by memory mapping the 16-bit register set */
154*66fd3d1cSwdenk #define CB_MEM_PAGE(map)		(0x40 + (map))
155*66fd3d1cSwdenk 
156*66fd3d1cSwdenk #endif /* _LINUX_YENTA_H */
157