xref: /rk3399_rockchip-uboot/include/pcmcia.h (revision affae2bff825c1a8d2cfeaf7b270188d251d39d2)
1*affae2bfSwdenk /*
2*affae2bfSwdenk  * (C) Copyright 2000
3*affae2bfSwdenk  * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4*affae2bfSwdenk  *
5*affae2bfSwdenk  * See file CREDITS for list of people who contributed to this
6*affae2bfSwdenk  * project.
7*affae2bfSwdenk  *
8*affae2bfSwdenk  * This program is free software; you can redistribute it and/or
9*affae2bfSwdenk  * modify it under the terms of the GNU General Public License as
10*affae2bfSwdenk  * published by the Free Software Foundation; either version 2 of
11*affae2bfSwdenk  * the License, or (at your option) any later version.
12*affae2bfSwdenk  *
13*affae2bfSwdenk  * This program is distributed in the hope that it will be useful,
14*affae2bfSwdenk  * but WITHOUT ANY WARRANTY; without even the implied warranty of
15*affae2bfSwdenk  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
16*affae2bfSwdenk  * GNU General Public License for more details.
17*affae2bfSwdenk  *
18*affae2bfSwdenk  * You should have received a copy of the GNU General Public License
19*affae2bfSwdenk  * along with this program; if not, write to the Free Software
20*affae2bfSwdenk  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21*affae2bfSwdenk  * MA 02111-1307 USA
22*affae2bfSwdenk  */
23*affae2bfSwdenk 
24*affae2bfSwdenk #ifndef _PCMCIA_H
25*affae2bfSwdenk #define _PCMCIA_H
26*affae2bfSwdenk 
27*affae2bfSwdenk #include <common.h>
28*affae2bfSwdenk #include <config.h>
29*affae2bfSwdenk 
30*affae2bfSwdenk /*
31*affae2bfSwdenk  * Allow configuration to select PCMCIA slot,
32*affae2bfSwdenk  * or try to generate a useful default
33*affae2bfSwdenk  */
34*affae2bfSwdenk #if ( CONFIG_COMMANDS & CFG_CMD_PCMCIA) || \
35*affae2bfSwdenk     ((CONFIG_COMMANDS & CFG_CMD_IDE) && \
36*affae2bfSwdenk 	(defined(CONFIG_IDE_8xx_PCCARD) || defined(CONFIG_IDE_8xx_DIRECT) ) )
37*affae2bfSwdenk 
38*affae2bfSwdenk #if !defined(CONFIG_PCMCIA_SLOT_A) && !defined(CONFIG_PCMCIA_SLOT_B)
39*affae2bfSwdenk 
40*affae2bfSwdenk 					/* The RPX series use SLOT_B	*/
41*affae2bfSwdenk #if defined(CONFIG_RPXCLASSIC) || defined(CONFIG_RPXLITE)
42*affae2bfSwdenk # define CONFIG_PCMCIA_SLOT_B
43*affae2bfSwdenk #elif defined(CONFIG_ADS)		/* The ADS  board use SLOT_A	*/
44*affae2bfSwdenk # define CONFIG_PCMCIA_SLOT_A
45*affae2bfSwdenk #elif defined(CONFIG_FADS)		/* The FADS series are a mess	*/
46*affae2bfSwdenk # if defined(CONFIG_MPC860T) || defined(CONFIG_MPC860) || defined(CONFIG_MPC821)
47*affae2bfSwdenk #  define CONFIG_PCMCIA_SLOT_A
48*affae2bfSwdenk # else
49*affae2bfSwdenk #  define CONFIG_PCMCIA_SLOT_B
50*affae2bfSwdenk # endif
51*affae2bfSwdenk #elif defined(CONFIG_TQM8xxL)
52*affae2bfSwdenk # define	CONFIG_PCMCIA_SLOT_B	/* The TQM8xxL use SLOT_B	*/
53*affae2bfSwdenk #elif defined(CONFIG_SPD823TS)		/* The SPD8xx  use SLOT_B	*/
54*affae2bfSwdenk # define CONFIG_PCMCIA_SLOT_B
55*affae2bfSwdenk #elif defined(CONFIG_IVMS8) || defined(CONFIG_IVML24)	/* The IVM* use SLOT_A	*/
56*affae2bfSwdenk # define CONFIG_PCMCIA_SLOT_A
57*affae2bfSwdenk #elif defined(CONFIG_LWMON)		/* The LWMON  use SLOT_B	*/
58*affae2bfSwdenk # define CONFIG_PCMCIA_SLOT_B
59*affae2bfSwdenk #elif defined(CONFIG_ICU862)		/* The ICU862 use SLOT_B	*/
60*affae2bfSwdenk # define CONFIG_PCMCIA_SLOT_B
61*affae2bfSwdenk #elif defined(CONFIG_C2MON)		/* The C2MON  use SLOT_B	*/
62*affae2bfSwdenk # define CONFIG_PCMCIA_SLOT_B
63*affae2bfSwdenk #elif defined(CONFIG_R360MPI)		/* The R360MPI use SLOT_B	*/
64*affae2bfSwdenk # define CONFIG_PCMCIA_SLOT_B
65*affae2bfSwdenk #else
66*affae2bfSwdenk # error "PCMCIA Slot not configured"
67*affae2bfSwdenk #endif
68*affae2bfSwdenk 
69*affae2bfSwdenk #endif /* !defined(CONFIG_PCMCIA_SLOT_A) && !defined(CONFIG_PCMCIA_SLOT_B) */
70*affae2bfSwdenk 
71*affae2bfSwdenk /* Make sure exactly one slot is defined - we support only one for now */
72*affae2bfSwdenk #if !defined(CONFIG_PCMCIA_SLOT_A) && !defined(CONFIG_PCMCIA_SLOT_B)
73*affae2bfSwdenk #error Neither CONFIG_PCMCIA_SLOT_A nor CONFIG_PCMCIA_SLOT_B configured
74*affae2bfSwdenk #endif
75*affae2bfSwdenk #if defined(CONFIG_PCMCIA_SLOT_A) && defined(CONFIG_PCMCIA_SLOT_B)
76*affae2bfSwdenk #error Both CONFIG_PCMCIA_SLOT_A and CONFIG_PCMCIA_SLOT_B configured
77*affae2bfSwdenk #endif
78*affae2bfSwdenk 
79*affae2bfSwdenk #define PCMCIA_SOCKETS_NO	1
80*affae2bfSwdenk #define PCMCIA_MEM_WIN_NO	4
81*affae2bfSwdenk #define PCMCIA_IO_WIN_NO	2
82*affae2bfSwdenk 
83*affae2bfSwdenk /* define _slot_ to be able to optimize macros */
84*affae2bfSwdenk #ifdef CONFIG_PCMCIA_SLOT_A
85*affae2bfSwdenk # define _slot_			0
86*affae2bfSwdenk # define PCMCIA_SLOT_MSG	"slot A"
87*affae2bfSwdenk # define PCMCIA_SLOT_x		PCMCIA_PSLOT_A
88*affae2bfSwdenk #else
89*affae2bfSwdenk # define _slot_			1
90*affae2bfSwdenk # define PCMCIA_SLOT_MSG	"slot B"
91*affae2bfSwdenk # define PCMCIA_SLOT_x		PCMCIA_PSLOT_B
92*affae2bfSwdenk #endif
93*affae2bfSwdenk 
94*affae2bfSwdenk /*
95*affae2bfSwdenk  * The TQM850L hardware has two pins swapped! Grrrrgh!
96*affae2bfSwdenk  */
97*affae2bfSwdenk #ifdef	CONFIG_TQM850L
98*affae2bfSwdenk #define __MY_PCMCIA_GCRX_CXRESET	PCMCIA_GCRX_CXOE
99*affae2bfSwdenk #define __MY_PCMCIA_GCRX_CXOE		PCMCIA_GCRX_CXRESET
100*affae2bfSwdenk #else
101*affae2bfSwdenk #define __MY_PCMCIA_GCRX_CXRESET	PCMCIA_GCRX_CXRESET
102*affae2bfSwdenk #define __MY_PCMCIA_GCRX_CXOE		PCMCIA_GCRX_CXOE
103*affae2bfSwdenk #endif
104*affae2bfSwdenk 
105*affae2bfSwdenk /*
106*affae2bfSwdenk  * This structure is used to address each window in the PCMCIA controller.
107*affae2bfSwdenk  *
108*affae2bfSwdenk  * Keep in mind that we assume that pcmcia_win_t[n+1] is mapped directly
109*affae2bfSwdenk  * after pcmcia_win_t[n]...
110*affae2bfSwdenk  */
111*affae2bfSwdenk 
112*affae2bfSwdenk typedef struct {
113*affae2bfSwdenk 	ulong	br;
114*affae2bfSwdenk 	ulong	or;
115*affae2bfSwdenk } pcmcia_win_t;
116*affae2bfSwdenk 
117*affae2bfSwdenk /*
118*affae2bfSwdenk  * Definitions for PCMCIA control registers to operate in IDE mode
119*affae2bfSwdenk  *
120*affae2bfSwdenk  * All timing related setup (PCMCIA_SHT, PCMCIA_SST, PCMCIA_SL)
121*affae2bfSwdenk  * to be done later (depending on CPU clock)
122*affae2bfSwdenk  */
123*affae2bfSwdenk 
124*affae2bfSwdenk /* Window 0:
125*affae2bfSwdenk  *	Base: 0xFE100000	CS1
126*affae2bfSwdenk  *	Port Size:     2 Bytes
127*affae2bfSwdenk  *	Port Size:    16 Bit
128*affae2bfSwdenk  *	Common Memory Space
129*affae2bfSwdenk  */
130*affae2bfSwdenk 
131*affae2bfSwdenk #define CFG_PCMCIA_PBR0		0xFE100000
132*affae2bfSwdenk #define CFG_PCMCIA_POR0	    (	PCMCIA_BSIZE_2	\
133*affae2bfSwdenk 			    |	PCMCIA_PPS_16	\
134*affae2bfSwdenk 			    |	PCMCIA_PRS_MEM	\
135*affae2bfSwdenk 			    |	PCMCIA_SLOT_x	\
136*affae2bfSwdenk 			    |	PCMCIA_PV	\
137*affae2bfSwdenk 			    )
138*affae2bfSwdenk 
139*affae2bfSwdenk /* Window 1:
140*affae2bfSwdenk  *	Base: 0xFE100080	CS1
141*affae2bfSwdenk  *	Port Size:     8 Bytes
142*affae2bfSwdenk  *	Port Size:     8 Bit
143*affae2bfSwdenk  *	Common Memory Space
144*affae2bfSwdenk  */
145*affae2bfSwdenk 
146*affae2bfSwdenk #define CFG_PCMCIA_PBR1		0xFE100080
147*affae2bfSwdenk #define CFG_PCMCIA_POR1	    (	PCMCIA_BSIZE_8	\
148*affae2bfSwdenk 			    |	PCMCIA_PPS_8	\
149*affae2bfSwdenk 			    |	PCMCIA_PRS_MEM	\
150*affae2bfSwdenk 			    |	PCMCIA_SLOT_x	\
151*affae2bfSwdenk 			    |	PCMCIA_PV	\
152*affae2bfSwdenk 			    )
153*affae2bfSwdenk 
154*affae2bfSwdenk /* Window 2:
155*affae2bfSwdenk  *	Base: 0xFE100100	CS2
156*affae2bfSwdenk  *	Port Size:     8 Bytes
157*affae2bfSwdenk  *	Port Size:     8 Bit
158*affae2bfSwdenk  *	Common Memory Space
159*affae2bfSwdenk  */
160*affae2bfSwdenk 
161*affae2bfSwdenk #define CFG_PCMCIA_PBR2		0xFE100100
162*affae2bfSwdenk #define CFG_PCMCIA_POR2	    (	PCMCIA_BSIZE_8	\
163*affae2bfSwdenk 			    |	PCMCIA_PPS_8	\
164*affae2bfSwdenk 			    |	PCMCIA_PRS_MEM	\
165*affae2bfSwdenk 			    |	PCMCIA_SLOT_x	\
166*affae2bfSwdenk 			    |	PCMCIA_PV	\
167*affae2bfSwdenk 			    )
168*affae2bfSwdenk 
169*affae2bfSwdenk /* Window 3:
170*affae2bfSwdenk  *	not used
171*affae2bfSwdenk  */
172*affae2bfSwdenk #define CFG_PCMCIA_PBR3		0
173*affae2bfSwdenk #define CFG_PCMCIA_POR3		0
174*affae2bfSwdenk 
175*affae2bfSwdenk /* Window 4:
176*affae2bfSwdenk  *	Base: 0xFE100C00	CS1
177*affae2bfSwdenk  *	Port Size:     2 Bytes
178*affae2bfSwdenk  *	Port Size:    16 Bit
179*affae2bfSwdenk  *	Common Memory Space
180*affae2bfSwdenk  */
181*affae2bfSwdenk 
182*affae2bfSwdenk #define CFG_PCMCIA_PBR4		0xFE100C00
183*affae2bfSwdenk #define CFG_PCMCIA_POR4	    (	PCMCIA_BSIZE_2	\
184*affae2bfSwdenk 			    |	PCMCIA_PPS_16	\
185*affae2bfSwdenk 			    |	PCMCIA_PRS_MEM	\
186*affae2bfSwdenk 			    |	PCMCIA_SLOT_x	\
187*affae2bfSwdenk 			    |	PCMCIA_PV	\
188*affae2bfSwdenk 			    )
189*affae2bfSwdenk 
190*affae2bfSwdenk /* Window 5:
191*affae2bfSwdenk  *	Base: 0xFE100C80	CS1
192*affae2bfSwdenk  *	Port Size:     8 Bytes
193*affae2bfSwdenk  *	Port Size:     8 Bit
194*affae2bfSwdenk  *	Common Memory Space
195*affae2bfSwdenk  */
196*affae2bfSwdenk 
197*affae2bfSwdenk #define CFG_PCMCIA_PBR5		0xFE100C80
198*affae2bfSwdenk #define CFG_PCMCIA_POR5	    (	PCMCIA_BSIZE_8	\
199*affae2bfSwdenk 			    |	PCMCIA_PPS_8	\
200*affae2bfSwdenk 			    |	PCMCIA_PRS_MEM	\
201*affae2bfSwdenk 			    |	PCMCIA_SLOT_x	\
202*affae2bfSwdenk 			    |	PCMCIA_PV	\
203*affae2bfSwdenk 			    )
204*affae2bfSwdenk 
205*affae2bfSwdenk /* Window 6:
206*affae2bfSwdenk  *	Base: 0xFE100D00	CS2
207*affae2bfSwdenk  *	Port Size:     8 Bytes
208*affae2bfSwdenk  *	Port Size:     8 Bit
209*affae2bfSwdenk  *	Common Memory Space
210*affae2bfSwdenk  */
211*affae2bfSwdenk 
212*affae2bfSwdenk #define CFG_PCMCIA_PBR6		0xFE100D00
213*affae2bfSwdenk #define CFG_PCMCIA_POR6	    (	PCMCIA_BSIZE_8	\
214*affae2bfSwdenk 			    |	PCMCIA_PPS_8	\
215*affae2bfSwdenk 			    |	PCMCIA_PRS_MEM	\
216*affae2bfSwdenk 			    |	PCMCIA_SLOT_x	\
217*affae2bfSwdenk 			    |	PCMCIA_PV	\
218*affae2bfSwdenk 			    )
219*affae2bfSwdenk 
220*affae2bfSwdenk /* Window 7:
221*affae2bfSwdenk  *	not used
222*affae2bfSwdenk  */
223*affae2bfSwdenk #define CFG_PCMCIA_PBR7		0
224*affae2bfSwdenk #define CFG_PCMCIA_POR7		0
225*affae2bfSwdenk 
226*affae2bfSwdenk /**********************************************************************/
227*affae2bfSwdenk 
228*affae2bfSwdenk /*
229*affae2bfSwdenk  * CIS Tupel codes
230*affae2bfSwdenk  */
231*affae2bfSwdenk #define CISTPL_NULL		0x00
232*affae2bfSwdenk #define CISTPL_DEVICE		0x01
233*affae2bfSwdenk #define CISTPL_LONGLINK_CB	0x02
234*affae2bfSwdenk #define CISTPL_INDIRECT		0x03
235*affae2bfSwdenk #define CISTPL_CONFIG_CB	0x04
236*affae2bfSwdenk #define CISTPL_CFTABLE_ENTRY_CB 0x05
237*affae2bfSwdenk #define CISTPL_LONGLINK_MFC	0x06
238*affae2bfSwdenk #define CISTPL_BAR		0x07
239*affae2bfSwdenk #define CISTPL_PWR_MGMNT	0x08
240*affae2bfSwdenk #define CISTPL_EXTDEVICE	0x09
241*affae2bfSwdenk #define CISTPL_CHECKSUM		0x10
242*affae2bfSwdenk #define CISTPL_LONGLINK_A	0x11
243*affae2bfSwdenk #define CISTPL_LONGLINK_C	0x12
244*affae2bfSwdenk #define CISTPL_LINKTARGET	0x13
245*affae2bfSwdenk #define CISTPL_NO_LINK		0x14
246*affae2bfSwdenk #define CISTPL_VERS_1		0x15
247*affae2bfSwdenk #define CISTPL_ALTSTR		0x16
248*affae2bfSwdenk #define CISTPL_DEVICE_A		0x17
249*affae2bfSwdenk #define CISTPL_JEDEC_C		0x18
250*affae2bfSwdenk #define CISTPL_JEDEC_A		0x19
251*affae2bfSwdenk #define CISTPL_CONFIG		0x1a
252*affae2bfSwdenk #define CISTPL_CFTABLE_ENTRY	0x1b
253*affae2bfSwdenk #define CISTPL_DEVICE_OC	0x1c
254*affae2bfSwdenk #define CISTPL_DEVICE_OA	0x1d
255*affae2bfSwdenk #define CISTPL_DEVICE_GEO	0x1e
256*affae2bfSwdenk #define CISTPL_DEVICE_GEO_A	0x1f
257*affae2bfSwdenk #define CISTPL_MANFID		0x20
258*affae2bfSwdenk #define CISTPL_FUNCID		0x21
259*affae2bfSwdenk #define CISTPL_FUNCE		0x22
260*affae2bfSwdenk #define CISTPL_SWIL		0x23
261*affae2bfSwdenk #define CISTPL_END		0xff
262*affae2bfSwdenk 
263*affae2bfSwdenk /*
264*affae2bfSwdenk  * CIS Function ID codes
265*affae2bfSwdenk  */
266*affae2bfSwdenk #define CISTPL_FUNCID_MULTI	0x00
267*affae2bfSwdenk #define CISTPL_FUNCID_MEMORY	0x01
268*affae2bfSwdenk #define CISTPL_FUNCID_SERIAL	0x02
269*affae2bfSwdenk #define CISTPL_FUNCID_PARALLEL	0x03
270*affae2bfSwdenk #define CISTPL_FUNCID_FIXED	0x04
271*affae2bfSwdenk #define CISTPL_FUNCID_VIDEO	0x05
272*affae2bfSwdenk #define CISTPL_FUNCID_NETWORK	0x06
273*affae2bfSwdenk #define CISTPL_FUNCID_AIMS	0x07
274*affae2bfSwdenk #define CISTPL_FUNCID_SCSI	0x08
275*affae2bfSwdenk 
276*affae2bfSwdenk /*
277*affae2bfSwdenk  * Fixed Disk FUNCE codes
278*affae2bfSwdenk  */
279*affae2bfSwdenk #define CISTPL_IDE_INTERFACE	0x01
280*affae2bfSwdenk 
281*affae2bfSwdenk #define CISTPL_FUNCE_IDE_IFACE	0x01
282*affae2bfSwdenk #define CISTPL_FUNCE_IDE_MASTER	0x02
283*affae2bfSwdenk #define CISTPL_FUNCE_IDE_SLAVE	0x03
284*affae2bfSwdenk 
285*affae2bfSwdenk /* First feature byte */
286*affae2bfSwdenk #define CISTPL_IDE_SILICON	0x04
287*affae2bfSwdenk #define CISTPL_IDE_UNIQUE	0x08
288*affae2bfSwdenk #define CISTPL_IDE_DUAL		0x10
289*affae2bfSwdenk 
290*affae2bfSwdenk /* Second feature byte */
291*affae2bfSwdenk #define CISTPL_IDE_HAS_SLEEP	0x01
292*affae2bfSwdenk #define CISTPL_IDE_HAS_STANDBY	0x02
293*affae2bfSwdenk #define CISTPL_IDE_HAS_IDLE	0x04
294*affae2bfSwdenk #define CISTPL_IDE_LOW_POWER	0x08
295*affae2bfSwdenk #define CISTPL_IDE_REG_INHIBIT	0x10
296*affae2bfSwdenk #define CISTPL_IDE_HAS_INDEX	0x20
297*affae2bfSwdenk #define CISTPL_IDE_IOIS16	0x40
298*affae2bfSwdenk 
299*affae2bfSwdenk #endif	/* CFG_CMD_PCMCIA || CFG_CMD_IDE && (CONFIG_IDE_8xx_PCCARD || CONFIG_IDE_8xx_DIRECT) */
300*affae2bfSwdenk 
301*affae2bfSwdenk #endif /* _PCMCIA_H */
302