1affae2bfSwdenk /* 204a85b3bSwdenk * (C) Copyright 2000-2004 3affae2bfSwdenk * Wolfgang Denk, DENX Software Engineering, wd@denx.de. 4affae2bfSwdenk * 51a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 6affae2bfSwdenk */ 7affae2bfSwdenk 8affae2bfSwdenk #ifndef _PCMCIA_H 9affae2bfSwdenk #define _PCMCIA_H 10affae2bfSwdenk 11affae2bfSwdenk #include <common.h> 12affae2bfSwdenk #include <config.h> 13affae2bfSwdenk 14affae2bfSwdenk /* 15affae2bfSwdenk * Allow configuration to select PCMCIA slot, 16affae2bfSwdenk * or try to generate a useful default 17affae2bfSwdenk */ 18*5b8e76c3SHeiko Schocher #if defined(CONFIG_CMD_PCMCIA) 19affae2bfSwdenk 20affae2bfSwdenk #if !defined(CONFIG_PCMCIA_SLOT_A) && !defined(CONFIG_PCMCIA_SLOT_B) 21affae2bfSwdenk # error "PCMCIA Slot not configured" 22affae2bfSwdenk #endif /* !defined(CONFIG_PCMCIA_SLOT_A) && !defined(CONFIG_PCMCIA_SLOT_B) */ 23affae2bfSwdenk 24affae2bfSwdenk /* Make sure exactly one slot is defined - we support only one for now */ 25affae2bfSwdenk #if !defined(CONFIG_PCMCIA_SLOT_A) && !defined(CONFIG_PCMCIA_SLOT_B) 26affae2bfSwdenk #error Neither CONFIG_PCMCIA_SLOT_A nor CONFIG_PCMCIA_SLOT_B configured 27affae2bfSwdenk #endif 28affae2bfSwdenk #if defined(CONFIG_PCMCIA_SLOT_A) && defined(CONFIG_PCMCIA_SLOT_B) 29affae2bfSwdenk #error Both CONFIG_PCMCIA_SLOT_A and CONFIG_PCMCIA_SLOT_B configured 30affae2bfSwdenk #endif 31affae2bfSwdenk 32ea909b76Swdenk #ifndef PCMCIA_SOCKETS_NO 33affae2bfSwdenk #define PCMCIA_SOCKETS_NO 1 34ea909b76Swdenk #endif 35ea909b76Swdenk #ifndef PCMCIA_MEM_WIN_NO 36affae2bfSwdenk #define PCMCIA_MEM_WIN_NO 4 37ea909b76Swdenk #endif 38affae2bfSwdenk #define PCMCIA_IO_WIN_NO 2 39affae2bfSwdenk 40affae2bfSwdenk /* define _slot_ to be able to optimize macros */ 41affae2bfSwdenk #ifdef CONFIG_PCMCIA_SLOT_A 42affae2bfSwdenk # define _slot_ 0 43affae2bfSwdenk # define PCMCIA_SLOT_MSG "slot A" 44affae2bfSwdenk # define PCMCIA_SLOT_x PCMCIA_PSLOT_A 45affae2bfSwdenk #else 46affae2bfSwdenk # define _slot_ 1 47affae2bfSwdenk # define PCMCIA_SLOT_MSG "slot B" 48affae2bfSwdenk # define PCMCIA_SLOT_x PCMCIA_PSLOT_B 49affae2bfSwdenk #endif 50affae2bfSwdenk 51affae2bfSwdenk /* 52affae2bfSwdenk * This structure is used to address each window in the PCMCIA controller. 53affae2bfSwdenk * 54affae2bfSwdenk * Keep in mind that we assume that pcmcia_win_t[n+1] is mapped directly 55affae2bfSwdenk * after pcmcia_win_t[n]... 56affae2bfSwdenk */ 57affae2bfSwdenk 58affae2bfSwdenk typedef struct { 59affae2bfSwdenk ulong br; 60affae2bfSwdenk ulong or; 61affae2bfSwdenk } pcmcia_win_t; 62affae2bfSwdenk 63affae2bfSwdenk /* 64affae2bfSwdenk * Definitions for PCMCIA control registers to operate in IDE mode 65affae2bfSwdenk * 66affae2bfSwdenk * All timing related setup (PCMCIA_SHT, PCMCIA_SST, PCMCIA_SL) 67affae2bfSwdenk * to be done later (depending on CPU clock) 68affae2bfSwdenk */ 69affae2bfSwdenk 70affae2bfSwdenk /* Window 0: 71affae2bfSwdenk * Base: 0xFE100000 CS1 72affae2bfSwdenk * Port Size: 2 Bytes 73affae2bfSwdenk * Port Size: 16 Bit 74affae2bfSwdenk * Common Memory Space 75affae2bfSwdenk */ 76affae2bfSwdenk 776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCMCIA_PBR0 0xFE100000 786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCMCIA_POR0 ( PCMCIA_BSIZE_2 \ 79affae2bfSwdenk | PCMCIA_PPS_16 \ 80affae2bfSwdenk | PCMCIA_PRS_MEM \ 81affae2bfSwdenk | PCMCIA_SLOT_x \ 82affae2bfSwdenk | PCMCIA_PV \ 83affae2bfSwdenk ) 84affae2bfSwdenk 85affae2bfSwdenk /* Window 1: 86affae2bfSwdenk * Base: 0xFE100080 CS1 87affae2bfSwdenk * Port Size: 8 Bytes 88affae2bfSwdenk * Port Size: 8 Bit 89affae2bfSwdenk * Common Memory Space 90affae2bfSwdenk */ 91affae2bfSwdenk 926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCMCIA_PBR1 0xFE100080 936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCMCIA_POR1 ( PCMCIA_BSIZE_8 \ 94affae2bfSwdenk | PCMCIA_PPS_8 \ 95affae2bfSwdenk | PCMCIA_PRS_MEM \ 96affae2bfSwdenk | PCMCIA_SLOT_x \ 97affae2bfSwdenk | PCMCIA_PV \ 98affae2bfSwdenk ) 99affae2bfSwdenk 100affae2bfSwdenk /* Window 2: 101affae2bfSwdenk * Base: 0xFE100100 CS2 102affae2bfSwdenk * Port Size: 8 Bytes 103affae2bfSwdenk * Port Size: 8 Bit 104affae2bfSwdenk * Common Memory Space 105affae2bfSwdenk */ 106affae2bfSwdenk 1076d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCMCIA_PBR2 0xFE100100 1086d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCMCIA_POR2 ( PCMCIA_BSIZE_8 \ 109affae2bfSwdenk | PCMCIA_PPS_8 \ 110affae2bfSwdenk | PCMCIA_PRS_MEM \ 111affae2bfSwdenk | PCMCIA_SLOT_x \ 112affae2bfSwdenk | PCMCIA_PV \ 113affae2bfSwdenk ) 114affae2bfSwdenk 115affae2bfSwdenk /* Window 3: 116affae2bfSwdenk * not used 117affae2bfSwdenk */ 1186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCMCIA_PBR3 0 1196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCMCIA_POR3 0 120affae2bfSwdenk 121affae2bfSwdenk /* Window 4: 122affae2bfSwdenk * Base: 0xFE100C00 CS1 123affae2bfSwdenk * Port Size: 2 Bytes 124affae2bfSwdenk * Port Size: 16 Bit 125affae2bfSwdenk * Common Memory Space 126affae2bfSwdenk */ 127affae2bfSwdenk 1286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCMCIA_PBR4 0xFE100C00 1296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCMCIA_POR4 ( PCMCIA_BSIZE_2 \ 130affae2bfSwdenk | PCMCIA_PPS_16 \ 131affae2bfSwdenk | PCMCIA_PRS_MEM \ 132affae2bfSwdenk | PCMCIA_SLOT_x \ 133affae2bfSwdenk | PCMCIA_PV \ 134affae2bfSwdenk ) 135affae2bfSwdenk 136affae2bfSwdenk /* Window 5: 137affae2bfSwdenk * Base: 0xFE100C80 CS1 138affae2bfSwdenk * Port Size: 8 Bytes 139affae2bfSwdenk * Port Size: 8 Bit 140affae2bfSwdenk * Common Memory Space 141affae2bfSwdenk */ 142affae2bfSwdenk 1436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCMCIA_PBR5 0xFE100C80 1446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCMCIA_POR5 ( PCMCIA_BSIZE_8 \ 145affae2bfSwdenk | PCMCIA_PPS_8 \ 146affae2bfSwdenk | PCMCIA_PRS_MEM \ 147affae2bfSwdenk | PCMCIA_SLOT_x \ 148affae2bfSwdenk | PCMCIA_PV \ 149affae2bfSwdenk ) 150affae2bfSwdenk 151affae2bfSwdenk /* Window 6: 152affae2bfSwdenk * Base: 0xFE100D00 CS2 153affae2bfSwdenk * Port Size: 8 Bytes 154affae2bfSwdenk * Port Size: 8 Bit 155affae2bfSwdenk * Common Memory Space 156affae2bfSwdenk */ 157affae2bfSwdenk 1586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCMCIA_PBR6 0xFE100D00 1596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCMCIA_POR6 ( PCMCIA_BSIZE_8 \ 160affae2bfSwdenk | PCMCIA_PPS_8 \ 161affae2bfSwdenk | PCMCIA_PRS_MEM \ 162affae2bfSwdenk | PCMCIA_SLOT_x \ 163affae2bfSwdenk | PCMCIA_PV \ 164affae2bfSwdenk ) 165affae2bfSwdenk 166affae2bfSwdenk /* Window 7: 167affae2bfSwdenk * not used 168affae2bfSwdenk */ 1696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCMCIA_PBR7 0 1706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCMCIA_POR7 0 171affae2bfSwdenk 172affae2bfSwdenk /**********************************************************************/ 173affae2bfSwdenk 174affae2bfSwdenk /* 175affae2bfSwdenk * CIS Tupel codes 176affae2bfSwdenk */ 177affae2bfSwdenk #define CISTPL_NULL 0x00 178affae2bfSwdenk #define CISTPL_DEVICE 0x01 179affae2bfSwdenk #define CISTPL_LONGLINK_CB 0x02 180affae2bfSwdenk #define CISTPL_INDIRECT 0x03 181affae2bfSwdenk #define CISTPL_CONFIG_CB 0x04 182affae2bfSwdenk #define CISTPL_CFTABLE_ENTRY_CB 0x05 183affae2bfSwdenk #define CISTPL_LONGLINK_MFC 0x06 184affae2bfSwdenk #define CISTPL_BAR 0x07 185affae2bfSwdenk #define CISTPL_PWR_MGMNT 0x08 186affae2bfSwdenk #define CISTPL_EXTDEVICE 0x09 187affae2bfSwdenk #define CISTPL_CHECKSUM 0x10 188affae2bfSwdenk #define CISTPL_LONGLINK_A 0x11 189affae2bfSwdenk #define CISTPL_LONGLINK_C 0x12 190affae2bfSwdenk #define CISTPL_LINKTARGET 0x13 191affae2bfSwdenk #define CISTPL_NO_LINK 0x14 192affae2bfSwdenk #define CISTPL_VERS_1 0x15 193affae2bfSwdenk #define CISTPL_ALTSTR 0x16 194affae2bfSwdenk #define CISTPL_DEVICE_A 0x17 195affae2bfSwdenk #define CISTPL_JEDEC_C 0x18 196affae2bfSwdenk #define CISTPL_JEDEC_A 0x19 197affae2bfSwdenk #define CISTPL_CONFIG 0x1a 198affae2bfSwdenk #define CISTPL_CFTABLE_ENTRY 0x1b 199affae2bfSwdenk #define CISTPL_DEVICE_OC 0x1c 200affae2bfSwdenk #define CISTPL_DEVICE_OA 0x1d 201affae2bfSwdenk #define CISTPL_DEVICE_GEO 0x1e 202affae2bfSwdenk #define CISTPL_DEVICE_GEO_A 0x1f 203affae2bfSwdenk #define CISTPL_MANFID 0x20 204affae2bfSwdenk #define CISTPL_FUNCID 0x21 205affae2bfSwdenk #define CISTPL_FUNCE 0x22 206affae2bfSwdenk #define CISTPL_SWIL 0x23 207affae2bfSwdenk #define CISTPL_END 0xff 208affae2bfSwdenk 209affae2bfSwdenk /* 210affae2bfSwdenk * CIS Function ID codes 211affae2bfSwdenk */ 212affae2bfSwdenk #define CISTPL_FUNCID_MULTI 0x00 213affae2bfSwdenk #define CISTPL_FUNCID_MEMORY 0x01 214affae2bfSwdenk #define CISTPL_FUNCID_SERIAL 0x02 215affae2bfSwdenk #define CISTPL_FUNCID_PARALLEL 0x03 216affae2bfSwdenk #define CISTPL_FUNCID_FIXED 0x04 217affae2bfSwdenk #define CISTPL_FUNCID_VIDEO 0x05 218affae2bfSwdenk #define CISTPL_FUNCID_NETWORK 0x06 219affae2bfSwdenk #define CISTPL_FUNCID_AIMS 0x07 220affae2bfSwdenk #define CISTPL_FUNCID_SCSI 0x08 221affae2bfSwdenk 222affae2bfSwdenk /* 223affae2bfSwdenk * Fixed Disk FUNCE codes 224affae2bfSwdenk */ 225affae2bfSwdenk #define CISTPL_IDE_INTERFACE 0x01 226affae2bfSwdenk 227affae2bfSwdenk #define CISTPL_FUNCE_IDE_IFACE 0x01 228affae2bfSwdenk #define CISTPL_FUNCE_IDE_MASTER 0x02 229affae2bfSwdenk #define CISTPL_FUNCE_IDE_SLAVE 0x03 230affae2bfSwdenk 231affae2bfSwdenk /* First feature byte */ 232affae2bfSwdenk #define CISTPL_IDE_SILICON 0x04 233affae2bfSwdenk #define CISTPL_IDE_UNIQUE 0x08 234affae2bfSwdenk #define CISTPL_IDE_DUAL 0x10 235affae2bfSwdenk 236affae2bfSwdenk /* Second feature byte */ 237affae2bfSwdenk #define CISTPL_IDE_HAS_SLEEP 0x01 238affae2bfSwdenk #define CISTPL_IDE_HAS_STANDBY 0x02 239affae2bfSwdenk #define CISTPL_IDE_HAS_IDLE 0x04 240affae2bfSwdenk #define CISTPL_IDE_LOW_POWER 0x08 241affae2bfSwdenk #define CISTPL_IDE_REG_INHIBIT 0x10 242affae2bfSwdenk #define CISTPL_IDE_HAS_INDEX 0x20 243affae2bfSwdenk #define CISTPL_IDE_IOIS16 0x40 244affae2bfSwdenk 245068b60a0SJon Loeliger #endif 246affae2bfSwdenk 247affae2bfSwdenk #endif /* _PCMCIA_H */ 248