1c609719bSwdenk /* 2c609719bSwdenk * (C) Copyright 2001 Sysgo Real-Time Solutions, GmbH <www.elinos.com> 3c609719bSwdenk * Andreas Heppel <aheppel@sysgo.de> 4c609719bSwdenk * 5c609719bSwdenk * (C) Copyright 2002 6c609719bSwdenk * Wolfgang Denk, DENX Software Engineering, wd@denx.de. 7c609719bSwdenk * 81a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 9c609719bSwdenk */ 10c609719bSwdenk 11c609719bSwdenk #ifndef _PCI_H 12c609719bSwdenk #define _PCI_H 13c609719bSwdenk 14c609719bSwdenk /* 15c609719bSwdenk * Under PCI, each device has 256 bytes of configuration address space, 16c609719bSwdenk * of which the first 64 bytes are standardized as follows: 17c609719bSwdenk */ 18c609719bSwdenk #define PCI_VENDOR_ID 0x00 /* 16 bits */ 19c609719bSwdenk #define PCI_DEVICE_ID 0x02 /* 16 bits */ 20c609719bSwdenk #define PCI_COMMAND 0x04 /* 16 bits */ 21c609719bSwdenk #define PCI_COMMAND_IO 0x1 /* Enable response in I/O space */ 22c609719bSwdenk #define PCI_COMMAND_MEMORY 0x2 /* Enable response in Memory space */ 23c609719bSwdenk #define PCI_COMMAND_MASTER 0x4 /* Enable bus mastering */ 24c609719bSwdenk #define PCI_COMMAND_SPECIAL 0x8 /* Enable response to special cycles */ 25c609719bSwdenk #define PCI_COMMAND_INVALIDATE 0x10 /* Use memory write and invalidate */ 26c609719bSwdenk #define PCI_COMMAND_VGA_PALETTE 0x20 /* Enable palette snooping */ 27c609719bSwdenk #define PCI_COMMAND_PARITY 0x40 /* Enable parity checking */ 28c609719bSwdenk #define PCI_COMMAND_WAIT 0x80 /* Enable address/data stepping */ 29c609719bSwdenk #define PCI_COMMAND_SERR 0x100 /* Enable SERR */ 30c609719bSwdenk #define PCI_COMMAND_FAST_BACK 0x200 /* Enable back-to-back writes */ 31c609719bSwdenk 32c609719bSwdenk #define PCI_STATUS 0x06 /* 16 bits */ 33c609719bSwdenk #define PCI_STATUS_CAP_LIST 0x10 /* Support Capability List */ 34c609719bSwdenk #define PCI_STATUS_66MHZ 0x20 /* Support 66 Mhz PCI 2.1 bus */ 35c609719bSwdenk #define PCI_STATUS_UDF 0x40 /* Support User Definable Features [obsolete] */ 36c609719bSwdenk #define PCI_STATUS_FAST_BACK 0x80 /* Accept fast-back to back */ 37c609719bSwdenk #define PCI_STATUS_PARITY 0x100 /* Detected parity error */ 38c609719bSwdenk #define PCI_STATUS_DEVSEL_MASK 0x600 /* DEVSEL timing */ 39c609719bSwdenk #define PCI_STATUS_DEVSEL_FAST 0x000 40c609719bSwdenk #define PCI_STATUS_DEVSEL_MEDIUM 0x200 41c609719bSwdenk #define PCI_STATUS_DEVSEL_SLOW 0x400 42c609719bSwdenk #define PCI_STATUS_SIG_TARGET_ABORT 0x800 /* Set on target abort */ 43c609719bSwdenk #define PCI_STATUS_REC_TARGET_ABORT 0x1000 /* Master ack of " */ 44c609719bSwdenk #define PCI_STATUS_REC_MASTER_ABORT 0x2000 /* Set on master abort */ 45c609719bSwdenk #define PCI_STATUS_SIG_SYSTEM_ERROR 0x4000 /* Set when we drive SERR */ 46c609719bSwdenk #define PCI_STATUS_DETECTED_PARITY 0x8000 /* Set on parity error */ 47c609719bSwdenk 48c609719bSwdenk #define PCI_CLASS_REVISION 0x08 /* High 24 bits are class, low 8 49c609719bSwdenk revision */ 50c609719bSwdenk #define PCI_REVISION_ID 0x08 /* Revision ID */ 51c609719bSwdenk #define PCI_CLASS_PROG 0x09 /* Reg. Level Programming Interface */ 52c609719bSwdenk #define PCI_CLASS_DEVICE 0x0a /* Device class */ 53c609719bSwdenk #define PCI_CLASS_CODE 0x0b /* Device class code */ 5455ae10f8SBill Richardson #define PCI_CLASS_CODE_TOO_OLD 0x00 5555ae10f8SBill Richardson #define PCI_CLASS_CODE_STORAGE 0x01 5655ae10f8SBill Richardson #define PCI_CLASS_CODE_NETWORK 0x02 5755ae10f8SBill Richardson #define PCI_CLASS_CODE_DISPLAY 0x03 5855ae10f8SBill Richardson #define PCI_CLASS_CODE_MULTIMEDIA 0x04 5955ae10f8SBill Richardson #define PCI_CLASS_CODE_MEMORY 0x05 6055ae10f8SBill Richardson #define PCI_CLASS_CODE_BRIDGE 0x06 6155ae10f8SBill Richardson #define PCI_CLASS_CODE_COMM 0x07 6255ae10f8SBill Richardson #define PCI_CLASS_CODE_PERIPHERAL 0x08 6355ae10f8SBill Richardson #define PCI_CLASS_CODE_INPUT 0x09 6455ae10f8SBill Richardson #define PCI_CLASS_CODE_DOCKING 0x0A 6555ae10f8SBill Richardson #define PCI_CLASS_CODE_PROCESSOR 0x0B 6655ae10f8SBill Richardson #define PCI_CLASS_CODE_SERIAL 0x0C 6755ae10f8SBill Richardson #define PCI_CLASS_CODE_WIRELESS 0x0D 6855ae10f8SBill Richardson #define PCI_CLASS_CODE_I2O 0x0E 6955ae10f8SBill Richardson #define PCI_CLASS_CODE_SATELLITE 0x0F 7055ae10f8SBill Richardson #define PCI_CLASS_CODE_CRYPTO 0x10 7155ae10f8SBill Richardson #define PCI_CLASS_CODE_DATA 0x11 7255ae10f8SBill Richardson /* Base Class 0x12 - 0xFE is reserved */ 7355ae10f8SBill Richardson #define PCI_CLASS_CODE_OTHER 0xFF 7455ae10f8SBill Richardson 75c609719bSwdenk #define PCI_CLASS_SUB_CODE 0x0a /* Device sub-class code */ 7655ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_TOO_OLD_NOTVGA 0x00 7755ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_TOO_OLD_VGA 0x01 7855ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_STORAGE_SCSI 0x00 7955ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_STORAGE_IDE 0x01 8055ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_STORAGE_FLOPPY 0x02 8155ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_STORAGE_IPIBUS 0x03 8255ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_STORAGE_RAID 0x04 8355ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_STORAGE_ATA 0x05 8455ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_STORAGE_SATA 0x06 8555ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_STORAGE_SAS 0x07 8655ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_STORAGE_OTHER 0x80 8755ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_NETWORK_ETHERNET 0x00 8855ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_NETWORK_TOKENRING 0x01 8955ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_NETWORK_FDDI 0x02 9055ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_NETWORK_ATM 0x03 9155ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_NETWORK_ISDN 0x04 9255ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_NETWORK_WORLDFIP 0x05 9355ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_NETWORK_PICMG 0x06 9455ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_NETWORK_OTHER 0x80 9555ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_DISPLAY_VGA 0x00 9655ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_DISPLAY_XGA 0x01 9755ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_DISPLAY_3D 0x02 9855ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_DISPLAY_OTHER 0x80 9955ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_MULTIMEDIA_VIDEO 0x00 10055ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_MULTIMEDIA_AUDIO 0x01 10155ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_MULTIMEDIA_PHONE 0x02 10255ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_MULTIMEDIA_OTHER 0x80 10355ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_MEMORY_RAM 0x00 10455ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_MEMORY_FLASH 0x01 10555ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_MEMORY_OTHER 0x80 10655ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_BRIDGE_HOST 0x00 10755ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_BRIDGE_ISA 0x01 10855ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_BRIDGE_EISA 0x02 10955ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_BRIDGE_MCA 0x03 11055ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_BRIDGE_PCI 0x04 11155ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_BRIDGE_PCMCIA 0x05 11255ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_BRIDGE_NUBUS 0x06 11355ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_BRIDGE_CARDBUS 0x07 11455ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_BRIDGE_RACEWAY 0x08 11555ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_BRIDGE_SEMI_PCI 0x09 11655ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_BRIDGE_INFINIBAND 0x0A 11755ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_BRIDGE_OTHER 0x80 11855ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_COMM_SERIAL 0x00 11955ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_COMM_PARALLEL 0x01 12055ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_COMM_MULTIPORT 0x02 12155ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_COMM_MODEM 0x03 12255ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_COMM_GPIB 0x04 12355ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_COMM_SMARTCARD 0x05 12455ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_COMM_OTHER 0x80 12555ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_PERIPHERAL_PIC 0x00 12655ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_PERIPHERAL_DMA 0x01 12755ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_PERIPHERAL_TIMER 0x02 12855ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_PERIPHERAL_RTC 0x03 12955ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_PERIPHERAL_HOTPLUG 0x04 13055ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_PERIPHERAL_SD 0x05 13155ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_PERIPHERAL_OTHER 0x80 13255ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_INPUT_KEYBOARD 0x00 13355ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_INPUT_DIGITIZER 0x01 13455ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_INPUT_MOUSE 0x02 13555ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_INPUT_SCANNER 0x03 13655ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_INPUT_GAMEPORT 0x04 13755ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_INPUT_OTHER 0x80 13855ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_DOCKING_GENERIC 0x00 13955ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_DOCKING_OTHER 0x80 14055ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_PROCESSOR_386 0x00 14155ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_PROCESSOR_486 0x01 14255ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_PROCESSOR_PENTIUM 0x02 14355ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_PROCESSOR_ALPHA 0x10 14455ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_PROCESSOR_POWERPC 0x20 14555ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_PROCESSOR_MIPS 0x30 14655ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_PROCESSOR_COPROC 0x40 14755ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_SERIAL_1394 0x00 14855ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_SERIAL_ACCESSBUS 0x01 14955ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_SERIAL_SSA 0x02 15055ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_SERIAL_USB 0x03 15155ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_SERIAL_FIBRECHAN 0x04 15255ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_SERIAL_SMBUS 0x05 15355ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_SERIAL_INFINIBAND 0x06 15455ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_SERIAL_IPMI 0x07 15555ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_SERIAL_SERCOS 0x08 15655ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_SERIAL_CANBUS 0x09 15755ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_WIRELESS_IRDA 0x00 15855ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_WIRELESS_IR 0x01 15955ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_WIRELESS_RF 0x10 16055ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_WIRELESS_BLUETOOTH 0x11 16155ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_WIRELESS_BROADBAND 0x12 16255ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_WIRELESS_80211A 0x20 16355ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_WIRELESS_80211B 0x21 16455ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_WIRELESS_OTHER 0x80 16555ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_I2O_V1_0 0x00 16655ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_SATELLITE_TV 0x01 16755ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_SATELLITE_AUDIO 0x02 16855ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_SATELLITE_VOICE 0x03 16955ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_SATELLITE_DATA 0x04 17055ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_CRYPTO_NETWORK 0x00 17155ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_CRYPTO_ENTERTAINMENT 0x10 17255ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_CRYPTO_OTHER 0x80 17355ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_DATA_DPIO 0x00 17455ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_DATA_PERFCNTR 0x01 17555ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_DATA_COMMSYNC 0x10 17655ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_DATA_MGMT 0x20 17755ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_DATA_OTHER 0x80 178c609719bSwdenk 179c609719bSwdenk #define PCI_CACHE_LINE_SIZE 0x0c /* 8 bits */ 180c609719bSwdenk #define PCI_LATENCY_TIMER 0x0d /* 8 bits */ 181c609719bSwdenk #define PCI_HEADER_TYPE 0x0e /* 8 bits */ 182c609719bSwdenk #define PCI_HEADER_TYPE_NORMAL 0 183c609719bSwdenk #define PCI_HEADER_TYPE_BRIDGE 1 184c609719bSwdenk #define PCI_HEADER_TYPE_CARDBUS 2 185c609719bSwdenk 186c609719bSwdenk #define PCI_BIST 0x0f /* 8 bits */ 187c609719bSwdenk #define PCI_BIST_CODE_MASK 0x0f /* Return result */ 188c609719bSwdenk #define PCI_BIST_START 0x40 /* 1 to start BIST, 2 secs or less */ 189c609719bSwdenk #define PCI_BIST_CAPABLE 0x80 /* 1 if BIST capable */ 190c609719bSwdenk 191c609719bSwdenk /* 192c609719bSwdenk * Base addresses specify locations in memory or I/O space. 193c609719bSwdenk * Decoded size can be determined by writing a value of 194c609719bSwdenk * 0xffffffff to the register, and reading it back. Only 195c609719bSwdenk * 1 bits are decoded. 196c609719bSwdenk */ 197c609719bSwdenk #define PCI_BASE_ADDRESS_0 0x10 /* 32 bits */ 198c609719bSwdenk #define PCI_BASE_ADDRESS_1 0x14 /* 32 bits [htype 0,1 only] */ 199c609719bSwdenk #define PCI_BASE_ADDRESS_2 0x18 /* 32 bits [htype 0 only] */ 200c609719bSwdenk #define PCI_BASE_ADDRESS_3 0x1c /* 32 bits */ 201c609719bSwdenk #define PCI_BASE_ADDRESS_4 0x20 /* 32 bits */ 202c609719bSwdenk #define PCI_BASE_ADDRESS_5 0x24 /* 32 bits */ 203c609719bSwdenk #define PCI_BASE_ADDRESS_SPACE 0x01 /* 0 = memory, 1 = I/O */ 204c609719bSwdenk #define PCI_BASE_ADDRESS_SPACE_IO 0x01 205c609719bSwdenk #define PCI_BASE_ADDRESS_SPACE_MEMORY 0x00 206c609719bSwdenk #define PCI_BASE_ADDRESS_MEM_TYPE_MASK 0x06 207c609719bSwdenk #define PCI_BASE_ADDRESS_MEM_TYPE_32 0x00 /* 32 bit address */ 208c609719bSwdenk #define PCI_BASE_ADDRESS_MEM_TYPE_1M 0x02 /* Below 1M [obsolete] */ 209c609719bSwdenk #define PCI_BASE_ADDRESS_MEM_TYPE_64 0x04 /* 64 bit address */ 210c609719bSwdenk #define PCI_BASE_ADDRESS_MEM_PREFETCH 0x08 /* prefetchable? */ 21130e76d5eSKumar Gala #define PCI_BASE_ADDRESS_MEM_MASK (~0x0fULL) 21230e76d5eSKumar Gala #define PCI_BASE_ADDRESS_IO_MASK (~0x03ULL) 213c609719bSwdenk /* bit 1 is reserved if address_space = 1 */ 214c609719bSwdenk 215c609719bSwdenk /* Header type 0 (normal devices) */ 216c609719bSwdenk #define PCI_CARDBUS_CIS 0x28 217c609719bSwdenk #define PCI_SUBSYSTEM_VENDOR_ID 0x2c 218c609719bSwdenk #define PCI_SUBSYSTEM_ID 0x2e 219c609719bSwdenk #define PCI_ROM_ADDRESS 0x30 /* Bits 31..11 are address, 10..1 reserved */ 220c609719bSwdenk #define PCI_ROM_ADDRESS_ENABLE 0x01 22130e76d5eSKumar Gala #define PCI_ROM_ADDRESS_MASK (~0x7ffULL) 222c609719bSwdenk 223c609719bSwdenk #define PCI_CAPABILITY_LIST 0x34 /* Offset of first capability list entry */ 224c609719bSwdenk 225c609719bSwdenk /* 0x35-0x3b are reserved */ 226c609719bSwdenk #define PCI_INTERRUPT_LINE 0x3c /* 8 bits */ 227c609719bSwdenk #define PCI_INTERRUPT_PIN 0x3d /* 8 bits */ 228c609719bSwdenk #define PCI_MIN_GNT 0x3e /* 8 bits */ 229c609719bSwdenk #define PCI_MAX_LAT 0x3f /* 8 bits */ 230c609719bSwdenk 231c609719bSwdenk /* Header type 1 (PCI-to-PCI bridges) */ 232c609719bSwdenk #define PCI_PRIMARY_BUS 0x18 /* Primary bus number */ 233c609719bSwdenk #define PCI_SECONDARY_BUS 0x19 /* Secondary bus number */ 234c609719bSwdenk #define PCI_SUBORDINATE_BUS 0x1a /* Highest bus number behind the bridge */ 235c609719bSwdenk #define PCI_SEC_LATENCY_TIMER 0x1b /* Latency timer for secondary interface */ 236c609719bSwdenk #define PCI_IO_BASE 0x1c /* I/O range behind the bridge */ 237c609719bSwdenk #define PCI_IO_LIMIT 0x1d 238c609719bSwdenk #define PCI_IO_RANGE_TYPE_MASK 0x0f /* I/O bridging type */ 239c609719bSwdenk #define PCI_IO_RANGE_TYPE_16 0x00 240c609719bSwdenk #define PCI_IO_RANGE_TYPE_32 0x01 241c609719bSwdenk #define PCI_IO_RANGE_MASK ~0x0f 242c609719bSwdenk #define PCI_SEC_STATUS 0x1e /* Secondary status register, only bit 14 used */ 243c609719bSwdenk #define PCI_MEMORY_BASE 0x20 /* Memory range behind */ 244c609719bSwdenk #define PCI_MEMORY_LIMIT 0x22 245c609719bSwdenk #define PCI_MEMORY_RANGE_TYPE_MASK 0x0f 246c609719bSwdenk #define PCI_MEMORY_RANGE_MASK ~0x0f 247c609719bSwdenk #define PCI_PREF_MEMORY_BASE 0x24 /* Prefetchable memory range behind */ 248c609719bSwdenk #define PCI_PREF_MEMORY_LIMIT 0x26 249c609719bSwdenk #define PCI_PREF_RANGE_TYPE_MASK 0x0f 250c609719bSwdenk #define PCI_PREF_RANGE_TYPE_32 0x00 251c609719bSwdenk #define PCI_PREF_RANGE_TYPE_64 0x01 252c609719bSwdenk #define PCI_PREF_RANGE_MASK ~0x0f 253c609719bSwdenk #define PCI_PREF_BASE_UPPER32 0x28 /* Upper half of prefetchable memory range */ 254c609719bSwdenk #define PCI_PREF_LIMIT_UPPER32 0x2c 255c609719bSwdenk #define PCI_IO_BASE_UPPER16 0x30 /* Upper half of I/O addresses */ 256c609719bSwdenk #define PCI_IO_LIMIT_UPPER16 0x32 257c609719bSwdenk /* 0x34 same as for htype 0 */ 258c609719bSwdenk /* 0x35-0x3b is reserved */ 259c609719bSwdenk #define PCI_ROM_ADDRESS1 0x38 /* Same as PCI_ROM_ADDRESS, but for htype 1 */ 260c609719bSwdenk /* 0x3c-0x3d are same as for htype 0 */ 261c609719bSwdenk #define PCI_BRIDGE_CONTROL 0x3e 262c609719bSwdenk #define PCI_BRIDGE_CTL_PARITY 0x01 /* Enable parity detection on secondary interface */ 263c609719bSwdenk #define PCI_BRIDGE_CTL_SERR 0x02 /* The same for SERR forwarding */ 264c609719bSwdenk #define PCI_BRIDGE_CTL_NO_ISA 0x04 /* Disable bridging of ISA ports */ 265c609719bSwdenk #define PCI_BRIDGE_CTL_VGA 0x08 /* Forward VGA addresses */ 266c609719bSwdenk #define PCI_BRIDGE_CTL_MASTER_ABORT 0x20 /* Report master aborts */ 267c609719bSwdenk #define PCI_BRIDGE_CTL_BUS_RESET 0x40 /* Secondary bus reset */ 268c609719bSwdenk #define PCI_BRIDGE_CTL_FAST_BACK 0x80 /* Fast Back2Back enabled on secondary interface */ 269c609719bSwdenk 270c157d8e2SStefan Roese /* From 440ep */ 271c157d8e2SStefan Roese #define PCI_ERREN 0x48 /* Error Enable */ 272c157d8e2SStefan Roese #define PCI_ERRSTS 0x49 /* Error Status */ 273c157d8e2SStefan Roese #define PCI_BRDGOPT1 0x4A /* PCI Bridge Options 1 */ 274c157d8e2SStefan Roese #define PCI_PLBSESR0 0x4C /* PCI PLB Slave Error Syndrome 0 */ 275c157d8e2SStefan Roese #define PCI_PLBSESR1 0x50 /* PCI PLB Slave Error Syndrome 1 */ 276c157d8e2SStefan Roese #define PCI_PLBSEAR 0x54 /* PCI PLB Slave Error Address */ 277c157d8e2SStefan Roese #define PCI_CAPID 0x58 /* Capability Identifier */ 278c157d8e2SStefan Roese #define PCI_NEXTITEMPTR 0x59 /* Next Item Pointer */ 279c157d8e2SStefan Roese #define PCI_PMC 0x5A /* Power Management Capabilities */ 280c157d8e2SStefan Roese #define PCI_PMCSR 0x5C /* Power Management Control Status */ 281c157d8e2SStefan Roese #define PCI_PMCSRBSE 0x5E /* PMCSR PCI to PCI Bridge Support Extensions */ 282c157d8e2SStefan Roese #define PCI_BRDGOPT2 0x60 /* PCI Bridge Options 2 */ 283c157d8e2SStefan Roese #define PCI_PMSCRR 0x64 /* Power Management State Change Request Re. */ 284c157d8e2SStefan Roese 285c609719bSwdenk /* Header type 2 (CardBus bridges) */ 286c609719bSwdenk #define PCI_CB_CAPABILITY_LIST 0x14 287c609719bSwdenk /* 0x15 reserved */ 288c609719bSwdenk #define PCI_CB_SEC_STATUS 0x16 /* Secondary status */ 289c609719bSwdenk #define PCI_CB_PRIMARY_BUS 0x18 /* PCI bus number */ 290c609719bSwdenk #define PCI_CB_CARD_BUS 0x19 /* CardBus bus number */ 291c609719bSwdenk #define PCI_CB_SUBORDINATE_BUS 0x1a /* Subordinate bus number */ 292c609719bSwdenk #define PCI_CB_LATENCY_TIMER 0x1b /* CardBus latency timer */ 293c609719bSwdenk #define PCI_CB_MEMORY_BASE_0 0x1c 294c609719bSwdenk #define PCI_CB_MEMORY_LIMIT_0 0x20 295c609719bSwdenk #define PCI_CB_MEMORY_BASE_1 0x24 296c609719bSwdenk #define PCI_CB_MEMORY_LIMIT_1 0x28 297c609719bSwdenk #define PCI_CB_IO_BASE_0 0x2c 298c609719bSwdenk #define PCI_CB_IO_BASE_0_HI 0x2e 299c609719bSwdenk #define PCI_CB_IO_LIMIT_0 0x30 300c609719bSwdenk #define PCI_CB_IO_LIMIT_0_HI 0x32 301c609719bSwdenk #define PCI_CB_IO_BASE_1 0x34 302c609719bSwdenk #define PCI_CB_IO_BASE_1_HI 0x36 303c609719bSwdenk #define PCI_CB_IO_LIMIT_1 0x38 304c609719bSwdenk #define PCI_CB_IO_LIMIT_1_HI 0x3a 305c609719bSwdenk #define PCI_CB_IO_RANGE_MASK ~0x03 306c609719bSwdenk /* 0x3c-0x3d are same as for htype 0 */ 307c609719bSwdenk #define PCI_CB_BRIDGE_CONTROL 0x3e 308c609719bSwdenk #define PCI_CB_BRIDGE_CTL_PARITY 0x01 /* Similar to standard bridge control register */ 309c609719bSwdenk #define PCI_CB_BRIDGE_CTL_SERR 0x02 310c609719bSwdenk #define PCI_CB_BRIDGE_CTL_ISA 0x04 311c609719bSwdenk #define PCI_CB_BRIDGE_CTL_VGA 0x08 312c609719bSwdenk #define PCI_CB_BRIDGE_CTL_MASTER_ABORT 0x20 313c609719bSwdenk #define PCI_CB_BRIDGE_CTL_CB_RESET 0x40 /* CardBus reset */ 314c609719bSwdenk #define PCI_CB_BRIDGE_CTL_16BIT_INT 0x80 /* Enable interrupt for 16-bit cards */ 315c609719bSwdenk #define PCI_CB_BRIDGE_CTL_PREFETCH_MEM0 0x100 /* Prefetch enable for both memory regions */ 316c609719bSwdenk #define PCI_CB_BRIDGE_CTL_PREFETCH_MEM1 0x200 317c609719bSwdenk #define PCI_CB_BRIDGE_CTL_POST_WRITES 0x400 318c609719bSwdenk #define PCI_CB_SUBSYSTEM_VENDOR_ID 0x40 319c609719bSwdenk #define PCI_CB_SUBSYSTEM_ID 0x42 320c609719bSwdenk #define PCI_CB_LEGACY_MODE_BASE 0x44 /* 16-bit PC Card legacy mode base address (ExCa) */ 321c609719bSwdenk /* 0x48-0x7f reserved */ 322c609719bSwdenk 323c609719bSwdenk /* Capability lists */ 324c609719bSwdenk 325c609719bSwdenk #define PCI_CAP_LIST_ID 0 /* Capability ID */ 326c609719bSwdenk #define PCI_CAP_ID_PM 0x01 /* Power Management */ 327c609719bSwdenk #define PCI_CAP_ID_AGP 0x02 /* Accelerated Graphics Port */ 328c609719bSwdenk #define PCI_CAP_ID_VPD 0x03 /* Vital Product Data */ 329c609719bSwdenk #define PCI_CAP_ID_SLOTID 0x04 /* Slot Identification */ 330c609719bSwdenk #define PCI_CAP_ID_MSI 0x05 /* Message Signalled Interrupts */ 331c609719bSwdenk #define PCI_CAP_ID_CHSWP 0x06 /* CompactPCI HotSwap */ 3328295b944SKumar Gala #define PCI_CAP_ID_EXP 0x10 /* PCI Express */ 333c609719bSwdenk #define PCI_CAP_LIST_NEXT 1 /* Next capability in the list */ 334c609719bSwdenk #define PCI_CAP_FLAGS 2 /* Capability defined flags (16 bits) */ 335c609719bSwdenk #define PCI_CAP_SIZEOF 4 336c609719bSwdenk 337c609719bSwdenk /* Power Management Registers */ 338c609719bSwdenk 339c609719bSwdenk #define PCI_PM_CAP_VER_MASK 0x0007 /* Version */ 340c609719bSwdenk #define PCI_PM_CAP_PME_CLOCK 0x0008 /* PME clock required */ 341c609719bSwdenk #define PCI_PM_CAP_AUX_POWER 0x0010 /* Auxilliary power support */ 342c609719bSwdenk #define PCI_PM_CAP_DSI 0x0020 /* Device specific initialization */ 343c609719bSwdenk #define PCI_PM_CAP_D1 0x0200 /* D1 power state support */ 344c609719bSwdenk #define PCI_PM_CAP_D2 0x0400 /* D2 power state support */ 345c609719bSwdenk #define PCI_PM_CAP_PME 0x0800 /* PME pin supported */ 346c609719bSwdenk #define PCI_PM_CTRL 4 /* PM control and status register */ 347c609719bSwdenk #define PCI_PM_CTRL_STATE_MASK 0x0003 /* Current power state (D0 to D3) */ 348c609719bSwdenk #define PCI_PM_CTRL_PME_ENABLE 0x0100 /* PME pin enable */ 349c609719bSwdenk #define PCI_PM_CTRL_DATA_SEL_MASK 0x1e00 /* Data select (??) */ 350c609719bSwdenk #define PCI_PM_CTRL_DATA_SCALE_MASK 0x6000 /* Data scale (??) */ 351c609719bSwdenk #define PCI_PM_CTRL_PME_STATUS 0x8000 /* PME pin status */ 352c609719bSwdenk #define PCI_PM_PPB_EXTENSIONS 6 /* PPB support extensions (??) */ 353c609719bSwdenk #define PCI_PM_PPB_B2_B3 0x40 /* Stop clock when in D3hot (??) */ 354c609719bSwdenk #define PCI_PM_BPCC_ENABLE 0x80 /* Bus power/clock control enable (??) */ 355c609719bSwdenk #define PCI_PM_DATA_REGISTER 7 /* (??) */ 356c609719bSwdenk #define PCI_PM_SIZEOF 8 357c609719bSwdenk 358c609719bSwdenk /* AGP registers */ 359c609719bSwdenk 360c609719bSwdenk #define PCI_AGP_VERSION 2 /* BCD version number */ 361c609719bSwdenk #define PCI_AGP_RFU 3 /* Rest of capability flags */ 362c609719bSwdenk #define PCI_AGP_STATUS 4 /* Status register */ 363c609719bSwdenk #define PCI_AGP_STATUS_RQ_MASK 0xff000000 /* Maximum number of requests - 1 */ 364c609719bSwdenk #define PCI_AGP_STATUS_SBA 0x0200 /* Sideband addressing supported */ 365c609719bSwdenk #define PCI_AGP_STATUS_64BIT 0x0020 /* 64-bit addressing supported */ 366c609719bSwdenk #define PCI_AGP_STATUS_FW 0x0010 /* FW transfers supported */ 367c609719bSwdenk #define PCI_AGP_STATUS_RATE4 0x0004 /* 4x transfer rate supported */ 368c609719bSwdenk #define PCI_AGP_STATUS_RATE2 0x0002 /* 2x transfer rate supported */ 369c609719bSwdenk #define PCI_AGP_STATUS_RATE1 0x0001 /* 1x transfer rate supported */ 370c609719bSwdenk #define PCI_AGP_COMMAND 8 /* Control register */ 371c609719bSwdenk #define PCI_AGP_COMMAND_RQ_MASK 0xff000000 /* Master: Maximum number of requests */ 372c609719bSwdenk #define PCI_AGP_COMMAND_SBA 0x0200 /* Sideband addressing enabled */ 373c609719bSwdenk #define PCI_AGP_COMMAND_AGP 0x0100 /* Allow processing of AGP transactions */ 374c609719bSwdenk #define PCI_AGP_COMMAND_64BIT 0x0020 /* Allow processing of 64-bit addresses */ 375c609719bSwdenk #define PCI_AGP_COMMAND_FW 0x0010 /* Force FW transfers */ 376c609719bSwdenk #define PCI_AGP_COMMAND_RATE4 0x0004 /* Use 4x rate */ 377c609719bSwdenk #define PCI_AGP_COMMAND_RATE2 0x0002 /* Use 4x rate */ 378c609719bSwdenk #define PCI_AGP_COMMAND_RATE1 0x0001 /* Use 4x rate */ 379c609719bSwdenk #define PCI_AGP_SIZEOF 12 380c609719bSwdenk 381f0e6f57fSMatthew McClintock /* PCI-X registers */ 382f0e6f57fSMatthew McClintock 383f0e6f57fSMatthew McClintock #define PCI_X_CMD_DPERR_E 0x0001 /* Data Parity Error Recovery Enable */ 384f0e6f57fSMatthew McClintock #define PCI_X_CMD_ERO 0x0002 /* Enable Relaxed Ordering */ 385f0e6f57fSMatthew McClintock #define PCI_X_CMD_MAX_READ 0x0000 /* Max Memory Read Byte Count */ 386f0e6f57fSMatthew McClintock #define PCI_X_CMD_MAX_SPLIT 0x0030 /* Max Outstanding Split Transactions */ 387f0e6f57fSMatthew McClintock #define PCI_X_CMD_VERSION(x) (((x) >> 12) & 3) /* Version */ 388f0e6f57fSMatthew McClintock 389f0e6f57fSMatthew McClintock 390c609719bSwdenk /* Slot Identification */ 391c609719bSwdenk 392c609719bSwdenk #define PCI_SID_ESR 2 /* Expansion Slot Register */ 393c609719bSwdenk #define PCI_SID_ESR_NSLOTS 0x1f /* Number of expansion slots available */ 394c609719bSwdenk #define PCI_SID_ESR_FIC 0x20 /* First In Chassis Flag */ 395c609719bSwdenk #define PCI_SID_CHASSIS_NR 3 /* Chassis Number */ 396c609719bSwdenk 397c609719bSwdenk /* Message Signalled Interrupts registers */ 398c609719bSwdenk 399c609719bSwdenk #define PCI_MSI_FLAGS 2 /* Various flags */ 400c609719bSwdenk #define PCI_MSI_FLAGS_64BIT 0x80 /* 64-bit addresses allowed */ 401c609719bSwdenk #define PCI_MSI_FLAGS_QSIZE 0x70 /* Message queue size configured */ 402c609719bSwdenk #define PCI_MSI_FLAGS_QMASK 0x0e /* Maximum queue size available */ 403c609719bSwdenk #define PCI_MSI_FLAGS_ENABLE 0x01 /* MSI feature enabled */ 404c609719bSwdenk #define PCI_MSI_RFU 3 /* Rest of capability flags */ 405c609719bSwdenk #define PCI_MSI_ADDRESS_LO 4 /* Lower 32 bits */ 406c609719bSwdenk #define PCI_MSI_ADDRESS_HI 8 /* Upper 32 bits (if PCI_MSI_FLAGS_64BIT set) */ 407c609719bSwdenk #define PCI_MSI_DATA_32 8 /* 16 bits of data for 32-bit devices */ 408c609719bSwdenk #define PCI_MSI_DATA_64 12 /* 16 bits of data for 64-bit devices */ 409c609719bSwdenk 410c609719bSwdenk #define PCI_MAX_PCI_DEVICES 32 411c609719bSwdenk #define PCI_MAX_PCI_FUNCTIONS 8 412c609719bSwdenk 413287df01eSZhao Qiang #define PCI_FIND_CAP_TTL 0x48 414287df01eSZhao Qiang #define CAP_START_POS 0x40 415287df01eSZhao Qiang 416c609719bSwdenk /* Include the ID list */ 417c609719bSwdenk 418c609719bSwdenk #include <pci_ids.h> 419c609719bSwdenk 420fa5cec03SPaul Burton #ifndef __ASSEMBLY__ 421fa5cec03SPaul Burton 42230e76d5eSKumar Gala #ifdef CONFIG_SYS_PCI_64BIT 42330e76d5eSKumar Gala typedef u64 pci_addr_t; 42430e76d5eSKumar Gala typedef u64 pci_size_t; 42530e76d5eSKumar Gala #else 42630e76d5eSKumar Gala typedef u32 pci_addr_t; 42730e76d5eSKumar Gala typedef u32 pci_size_t; 42830e76d5eSKumar Gala #endif 42930e76d5eSKumar Gala 430c609719bSwdenk struct pci_region { 43130e76d5eSKumar Gala pci_addr_t bus_start; /* Start on the bus */ 43236f32675SBecky Bruce phys_addr_t phys_start; /* Start in physical address space */ 43330e76d5eSKumar Gala pci_size_t size; /* Size */ 434c609719bSwdenk unsigned long flags; /* Resource flags */ 435c609719bSwdenk 43630e76d5eSKumar Gala pci_addr_t bus_lower; 437c609719bSwdenk }; 438c609719bSwdenk 439c609719bSwdenk #define PCI_REGION_MEM 0x00000000 /* PCI memory space */ 440c609719bSwdenk #define PCI_REGION_IO 0x00000001 /* PCI IO space */ 441c609719bSwdenk #define PCI_REGION_TYPE 0x00000001 442a179012eSKumar Gala #define PCI_REGION_PREFETCH 0x00000008 /* prefetchable PCI memory */ 443c609719bSwdenk 444ff4e66e9SKumar Gala #define PCI_REGION_SYS_MEMORY 0x00000100 /* System memory */ 445c609719bSwdenk #define PCI_REGION_RO 0x00000200 /* Read-only memory */ 446c609719bSwdenk 447bc3442aaSSimon Glass static inline void pci_set_region(struct pci_region *reg, 44830e76d5eSKumar Gala pci_addr_t bus_start, 44936f32675SBecky Bruce phys_addr_t phys_start, 45030e76d5eSKumar Gala pci_size_t size, 451c609719bSwdenk unsigned long flags) { 452c609719bSwdenk reg->bus_start = bus_start; 453c609719bSwdenk reg->phys_start = phys_start; 454c609719bSwdenk reg->size = size; 455c609719bSwdenk reg->flags = flags; 456c609719bSwdenk } 457c609719bSwdenk 458c609719bSwdenk typedef int pci_dev_t; 459c609719bSwdenk 460c609719bSwdenk #define PCI_BUS(d) (((d) >> 16) & 0xff) 461c609719bSwdenk #define PCI_DEV(d) (((d) >> 11) & 0x1f) 462c609719bSwdenk #define PCI_FUNC(d) (((d) >> 8) & 0x7) 463c609719bSwdenk #define PCI_BDF(b,d,f) ((b) << 16 | (d) << 11 | (f) << 8) 464c609719bSwdenk 465c609719bSwdenk #define PCI_ANY_ID (~0) 466c609719bSwdenk 467c609719bSwdenk struct pci_device_id { 468c609719bSwdenk unsigned int vendor, device; /* Vendor and device ID or PCI_ANY_ID */ 469c609719bSwdenk }; 470c609719bSwdenk 471c609719bSwdenk struct pci_controller; 472c609719bSwdenk 473c609719bSwdenk struct pci_config_table { 474c609719bSwdenk unsigned int vendor, device; /* Vendor and device ID or PCI_ANY_ID */ 475c609719bSwdenk unsigned int class; /* Class ID, or PCI_ANY_ID */ 476c609719bSwdenk unsigned int bus; /* Bus number, or PCI_ANY_ID */ 477c609719bSwdenk unsigned int dev; /* Device number, or PCI_ANY_ID */ 478c609719bSwdenk unsigned int func; /* Function number, or PCI_ANY_ID */ 479c609719bSwdenk 480c609719bSwdenk void (*config_device)(struct pci_controller* hose, pci_dev_t dev, 481c609719bSwdenk struct pci_config_table *); 482c609719bSwdenk unsigned long priv[3]; 483c609719bSwdenk }; 484c609719bSwdenk 485993a2275SWolfgang Denk extern void pci_cfgfunc_do_nothing(struct pci_controller* hose, pci_dev_t dev, 486c609719bSwdenk struct pci_config_table *); 487c609719bSwdenk extern void pci_cfgfunc_config_device(struct pci_controller* hose, pci_dev_t dev, 488c609719bSwdenk struct pci_config_table *); 489c609719bSwdenk 490c609719bSwdenk #define MAX_PCI_REGIONS 7 491c609719bSwdenk 492fd6646c0SAnton Vorontsov #define INDIRECT_TYPE_NO_PCIE_LINK 1 493fd6646c0SAnton Vorontsov 494c609719bSwdenk /* 495c609719bSwdenk * Structure of a PCI controller (host bridge) 496c609719bSwdenk */ 497c609719bSwdenk struct pci_controller { 498c609719bSwdenk struct pci_controller *next; 499c609719bSwdenk 500c609719bSwdenk int first_busno; 501c609719bSwdenk int last_busno; 502c609719bSwdenk 503c609719bSwdenk volatile unsigned int *cfg_addr; 504c609719bSwdenk volatile unsigned char *cfg_data; 505c609719bSwdenk 506fd6646c0SAnton Vorontsov int indirect_type; 507fd6646c0SAnton Vorontsov 508c609719bSwdenk struct pci_region regions[MAX_PCI_REGIONS]; 509c609719bSwdenk int region_count; 510c609719bSwdenk 511c609719bSwdenk struct pci_config_table *config_table; 512c609719bSwdenk 513c609719bSwdenk void (*fixup_irq)(struct pci_controller *, pci_dev_t); 514c609719bSwdenk 515c609719bSwdenk /* Low-level architecture-dependent routines */ 516c609719bSwdenk int (*read_byte)(struct pci_controller*, pci_dev_t, int where, u8 *); 517c609719bSwdenk int (*read_word)(struct pci_controller*, pci_dev_t, int where, u16 *); 518c609719bSwdenk int (*read_dword)(struct pci_controller*, pci_dev_t, int where, u32 *); 519c609719bSwdenk int (*write_byte)(struct pci_controller*, pci_dev_t, int where, u8); 520c609719bSwdenk int (*write_word)(struct pci_controller*, pci_dev_t, int where, u16); 521c609719bSwdenk int (*write_dword)(struct pci_controller*, pci_dev_t, int where, u32); 522c609719bSwdenk 523c609719bSwdenk /* Used by auto config */ 524a179012eSKumar Gala struct pci_region *pci_mem, *pci_io, *pci_prefetch; 525c609719bSwdenk 526c609719bSwdenk /* Used by ppc405 autoconfig*/ 527c609719bSwdenk struct pci_region *pci_fb; 528c7de829cSwdenk int current_busno; 52910fa8d7cSLeo Liu 53010fa8d7cSLeo Liu void *priv_data; 531c609719bSwdenk }; 532c609719bSwdenk 533bc3442aaSSimon Glass static inline void pci_set_ops(struct pci_controller *hose, 534c609719bSwdenk int (*read_byte)(struct pci_controller*, 535c609719bSwdenk pci_dev_t, int where, u8 *), 536c609719bSwdenk int (*read_word)(struct pci_controller*, 537c609719bSwdenk pci_dev_t, int where, u16 *), 538c609719bSwdenk int (*read_dword)(struct pci_controller*, 539c609719bSwdenk pci_dev_t, int where, u32 *), 540c609719bSwdenk int (*write_byte)(struct pci_controller*, 541c609719bSwdenk pci_dev_t, int where, u8), 542c609719bSwdenk int (*write_word)(struct pci_controller*, 543c609719bSwdenk pci_dev_t, int where, u16), 544c609719bSwdenk int (*write_dword)(struct pci_controller*, 545c609719bSwdenk pci_dev_t, int where, u32)) { 546c609719bSwdenk hose->read_byte = read_byte; 547c609719bSwdenk hose->read_word = read_word; 548c609719bSwdenk hose->read_dword = read_dword; 549c609719bSwdenk hose->write_byte = write_byte; 550c609719bSwdenk hose->write_word = write_word; 551c609719bSwdenk hose->write_dword = write_dword; 552c609719bSwdenk } 553c609719bSwdenk 554842033e6SGabor Juhos #ifdef CONFIG_PCI_INDIRECT_BRIDGE 555c609719bSwdenk extern void pci_setup_indirect(struct pci_controller* hose, u32 cfg_addr, u32 cfg_data); 556842033e6SGabor Juhos #endif 557c609719bSwdenk 55836f32675SBecky Bruce extern phys_addr_t pci_hose_bus_to_phys(struct pci_controller* hose, 55930e76d5eSKumar Gala pci_addr_t addr, unsigned long flags); 56030e76d5eSKumar Gala extern pci_addr_t pci_hose_phys_to_bus(struct pci_controller* hose, 56136f32675SBecky Bruce phys_addr_t addr, unsigned long flags); 562c609719bSwdenk 563c609719bSwdenk #define pci_phys_to_bus(dev, addr, flags) \ 564c609719bSwdenk pci_hose_phys_to_bus(pci_bus_to_hose(PCI_BUS(dev)), (addr), (flags)) 565c609719bSwdenk #define pci_bus_to_phys(dev, addr, flags) \ 566c609719bSwdenk pci_hose_bus_to_phys(pci_bus_to_hose(PCI_BUS(dev)), (addr), (flags)) 567c609719bSwdenk 5686e61fae4SBecky Bruce #define pci_virt_to_bus(dev, addr, flags) \ 5696e61fae4SBecky Bruce pci_hose_phys_to_bus(pci_bus_to_hose(PCI_BUS(dev)), \ 5706e61fae4SBecky Bruce (virt_to_phys(addr)), (flags)) 5716e61fae4SBecky Bruce #define pci_bus_to_virt(dev, addr, flags, len, map_flags) \ 5726e61fae4SBecky Bruce map_physmem(pci_hose_bus_to_phys(pci_bus_to_hose(PCI_BUS(dev)), \ 5736e61fae4SBecky Bruce (addr), (flags)), \ 5746e61fae4SBecky Bruce (len), (map_flags)) 5756e61fae4SBecky Bruce 5766e61fae4SBecky Bruce #define pci_phys_to_mem(dev, addr) \ 5776e61fae4SBecky Bruce pci_phys_to_bus((dev), (addr), PCI_REGION_MEM) 5786e61fae4SBecky Bruce #define pci_mem_to_phys(dev, addr) \ 5796e61fae4SBecky Bruce pci_bus_to_phys((dev), (addr), PCI_REGION_MEM) 580c609719bSwdenk #define pci_phys_to_io(dev, addr) pci_phys_to_bus((dev), (addr), PCI_REGION_IO) 581c609719bSwdenk #define pci_io_to_phys(dev, addr) pci_bus_to_phys((dev), (addr), PCI_REGION_IO) 582c609719bSwdenk 5836e61fae4SBecky Bruce #define pci_virt_to_mem(dev, addr) \ 5846e61fae4SBecky Bruce pci_virt_to_bus((dev), (addr), PCI_REGION_MEM) 5856e61fae4SBecky Bruce #define pci_mem_to_virt(dev, addr, len, map_flags) \ 5866e61fae4SBecky Bruce pci_bus_to_virt((dev), (addr), PCI_REGION_MEM, (len), (map_flags)) 5876e61fae4SBecky Bruce #define pci_virt_to_io(dev, addr) \ 5886e61fae4SBecky Bruce pci_virt_to_bus((dev), (addr), PCI_REGION_IO) 5896e61fae4SBecky Bruce #define pci_io_to_virt(dev, addr, len, map_flags) \ 5906e61fae4SBecky Bruce pci_bus_to_virt((dev), (addr), PCI_REGION_IO, (len), (map_flags)) 5916e61fae4SBecky Bruce 592c609719bSwdenk extern int pci_hose_read_config_byte(struct pci_controller *hose, 593c609719bSwdenk pci_dev_t dev, int where, u8 *val); 594c609719bSwdenk extern int pci_hose_read_config_word(struct pci_controller *hose, 595c609719bSwdenk pci_dev_t dev, int where, u16 *val); 596c609719bSwdenk extern int pci_hose_read_config_dword(struct pci_controller *hose, 597c609719bSwdenk pci_dev_t dev, int where, u32 *val); 598c609719bSwdenk extern int pci_hose_write_config_byte(struct pci_controller *hose, 599c609719bSwdenk pci_dev_t dev, int where, u8 val); 600c609719bSwdenk extern int pci_hose_write_config_word(struct pci_controller *hose, 601c609719bSwdenk pci_dev_t dev, int where, u16 val); 602c609719bSwdenk extern int pci_hose_write_config_dword(struct pci_controller *hose, 603c609719bSwdenk pci_dev_t dev, int where, u32 val); 604c609719bSwdenk 605c609719bSwdenk extern int pci_read_config_byte(pci_dev_t dev, int where, u8 *val); 606c609719bSwdenk extern int pci_read_config_word(pci_dev_t dev, int where, u16 *val); 607c609719bSwdenk extern int pci_read_config_dword(pci_dev_t dev, int where, u32 *val); 608c609719bSwdenk extern int pci_write_config_byte(pci_dev_t dev, int where, u8 val); 609c609719bSwdenk extern int pci_write_config_word(pci_dev_t dev, int where, u16 val); 610c609719bSwdenk extern int pci_write_config_dword(pci_dev_t dev, int where, u32 val); 611c609719bSwdenk 612c609719bSwdenk extern int pci_hose_read_config_byte_via_dword(struct pci_controller *hose, 613c609719bSwdenk pci_dev_t dev, int where, u8 *val); 614c609719bSwdenk extern int pci_hose_read_config_word_via_dword(struct pci_controller *hose, 615c609719bSwdenk pci_dev_t dev, int where, u16 *val); 616c609719bSwdenk extern int pci_hose_write_config_byte_via_dword(struct pci_controller *hose, 617c609719bSwdenk pci_dev_t dev, int where, u8 val); 618c609719bSwdenk extern int pci_hose_write_config_word_via_dword(struct pci_controller *hose, 619c609719bSwdenk pci_dev_t dev, int where, u16 val); 620c609719bSwdenk 6216e61fae4SBecky Bruce extern void *pci_map_bar(pci_dev_t pdev, int bar, int flags); 622c609719bSwdenk extern void pci_register_hose(struct pci_controller* hose); 623c609719bSwdenk extern struct pci_controller* pci_bus_to_hose(int bus); 6243a0e3c27SKumar Gala extern struct pci_controller *find_hose_by_cfg_addr(void *cfg_addr); 625c609719bSwdenk 6264efe52bfSThierry Reding extern int pci_skip_dev(struct pci_controller *hose, pci_dev_t dev); 627c609719bSwdenk extern int pci_hose_scan(struct pci_controller *hose); 628c609719bSwdenk extern int pci_hose_scan_bus(struct pci_controller *hose, int bus); 629c609719bSwdenk 630c609719bSwdenk extern void pciauto_region_init(struct pci_region* res); 63130e76d5eSKumar Gala extern void pciauto_region_align(struct pci_region *res, pci_size_t size); 63230e76d5eSKumar Gala extern int pciauto_region_allocate(struct pci_region* res, pci_size_t size, pci_addr_t *bar); 633c609719bSwdenk extern void pciauto_setup_device(struct pci_controller *hose, 634c609719bSwdenk pci_dev_t dev, int bars_num, 635c609719bSwdenk struct pci_region *mem, 636a179012eSKumar Gala struct pci_region *prefetch, 637c609719bSwdenk struct pci_region *io); 638a3a70725SLinus Walleij extern void pciauto_prescan_setup_bridge(struct pci_controller *hose, 639a3a70725SLinus Walleij pci_dev_t dev, int sub_bus); 640a3a70725SLinus Walleij extern void pciauto_postscan_setup_bridge(struct pci_controller *hose, 641a3a70725SLinus Walleij pci_dev_t dev, int sub_bus); 642a1e47b66SLinus Walleij extern void pciauto_config_init(struct pci_controller *hose); 643a3a70725SLinus Walleij extern int pciauto_config_device(struct pci_controller *hose, pci_dev_t dev); 644c609719bSwdenk 645c609719bSwdenk extern pci_dev_t pci_find_device (unsigned int vendor, unsigned int device, int index); 646c609719bSwdenk extern pci_dev_t pci_find_devices (struct pci_device_id *ids, int index); 6477a8e9bedSwdenk extern pci_dev_t pci_find_class(int wanted_class, int wanted_sub_code, 6487a8e9bedSwdenk int wanted_prog_if, int index); 649c609719bSwdenk 650c609719bSwdenk extern int pci_hose_config_device(struct pci_controller *hose, 651c609719bSwdenk pci_dev_t dev, 652c609719bSwdenk unsigned long io, 65330e76d5eSKumar Gala pci_addr_t mem, 654c609719bSwdenk unsigned long command); 655c609719bSwdenk 656287df01eSZhao Qiang extern int pci_hose_find_capability(struct pci_controller *hose, pci_dev_t dev, 657287df01eSZhao Qiang int cap); 658287df01eSZhao Qiang extern int pci_hose_find_cap_start(struct pci_controller *hose, pci_dev_t dev, 659287df01eSZhao Qiang u8 hdr_type); 660287df01eSZhao Qiang extern int pci_find_cap(struct pci_controller *hose, pci_dev_t dev, int pos, 661287df01eSZhao Qiang int cap); 662287df01eSZhao Qiang 6630991866cSTim Harvey #ifdef CONFIG_PCI_FIXUP_DEV 6640991866cSTim Harvey extern void board_pci_fixup_dev(struct pci_controller *hose, pci_dev_t dev, 6650991866cSTim Harvey unsigned short vendor, 6660991866cSTim Harvey unsigned short device, 6670991866cSTim Harvey unsigned short class); 6680991866cSTim Harvey #endif 6690991866cSTim Harvey 670983eb9d1SPeter Tyser const char * pci_class_str(u8 class); 671cc2a8c77SAnton Vorontsov int pci_last_busno(void); 672cc2a8c77SAnton Vorontsov 673c609719bSwdenk #ifdef CONFIG_MPC824X 674c609719bSwdenk extern void pci_mpc824x_init (struct pci_controller *hose); 675c609719bSwdenk #endif 676c609719bSwdenk 67713a7fcdfSJon Loeliger #ifdef CONFIG_MPC85xx 67813a7fcdfSJon Loeliger extern void pci_mpc85xx_init (struct pci_controller *hose); 67913a7fcdfSJon Loeliger #endif 680fa5cec03SPaul Burton 681*e8a552ebSSimon Glass /** 682*e8a552ebSSimon Glass * pci_write_bar32() - Write the address of a BAR including control bits 683*e8a552ebSSimon Glass * 684*e8a552ebSSimon Glass * This writes a raw address (with control bits) to a bar 685*e8a552ebSSimon Glass * 686*e8a552ebSSimon Glass * @hose: PCI hose to use 687*e8a552ebSSimon Glass * @dev: PCI device to update 688*e8a552ebSSimon Glass * @barnum: BAR number (0-5) 689*e8a552ebSSimon Glass * @addr: BAR address with control bits 690*e8a552ebSSimon Glass */ 691*e8a552ebSSimon Glass void pci_write_bar32(struct pci_controller *hose, pci_dev_t dev, int barnum, 692*e8a552ebSSimon Glass u32 addr_and_ctrl); 693*e8a552ebSSimon Glass 694*e8a552ebSSimon Glass /** 695*e8a552ebSSimon Glass * pci_read_bar32() - read the address of a bar 696*e8a552ebSSimon Glass * 697*e8a552ebSSimon Glass * @hose: PCI hose to use 698*e8a552ebSSimon Glass * @dev: PCI device to inspect 699*e8a552ebSSimon Glass * @barnum: BAR number (0-5) 700*e8a552ebSSimon Glass * @return address of the bar, masking out any control bits 701*e8a552ebSSimon Glass * */ 702*e8a552ebSSimon Glass u32 pci_read_bar32(struct pci_controller *hose, pci_dev_t dev, int barnum); 703*e8a552ebSSimon Glass 704fa5cec03SPaul Burton #endif /* __ASSEMBLY__ */ 705c609719bSwdenk #endif /* _PCI_H */ 706