xref: /rk3399_rockchip-uboot/include/ns16550.h (revision a47a12becf66f02a56da91c161e2edb625e9f20c)
1717b5aadSwdenk /*
2717b5aadSwdenk  * NS16550 Serial Port
3*a47a12beSStefan Roese  * originally from linux source (arch/powerpc/boot/ns16550.h)
4200779e3SDetlev Zundel  *
5200779e3SDetlev Zundel  * Cleanup and unification
6200779e3SDetlev Zundel  * (C) 2009 by Detlev Zundel, DENX Software Engineering GmbH
7200779e3SDetlev Zundel  *
8717b5aadSwdenk  * modified slightly to
96d0f6bcfSJean-Christophe PLAGNIOL-VILLARD  * have addresses as offsets from CONFIG_SYS_ISA_BASE
10717b5aadSwdenk  * added a few more definitions
11717b5aadSwdenk  * added prototypes for ns16550.c
12717b5aadSwdenk  * reduced no of com ports to 2
13717b5aadSwdenk  * modifications (c) Rob Taylor, Flying Pig Systems. 2000.
14f5e0d039SHeiko Schocher  *
15f5e0d039SHeiko Schocher  * added support for port on 64-bit bus
16f5e0d039SHeiko Schocher  * by Richard Danter (richard.danter@windriver.com), (C) 2005 Wind River Systems
17717b5aadSwdenk  */
18717b5aadSwdenk 
19453c0d75SDetlev Zundel /*
20453c0d75SDetlev Zundel  * Note that the following macro magic uses the fact that the compiler
21453c0d75SDetlev Zundel  * will not allocate storage for arrays of size 0
22453c0d75SDetlev Zundel  */
23453c0d75SDetlev Zundel 
24453c0d75SDetlev Zundel #if !defined(CONFIG_SYS_NS16550_REG_SIZE) || (CONFIG_SYS_NS16550_REG_SIZE == 0)
25717b5aadSwdenk #error "Please define NS16550 registers size."
26453c0d75SDetlev Zundel #elif (CONFIG_SYS_NS16550_REG_SIZE > 0)
27453c0d75SDetlev Zundel #define UART_REG(x)						   \
28453c0d75SDetlev Zundel 	unsigned char prepad_##x[CONFIG_SYS_NS16550_REG_SIZE - 1]; \
29453c0d75SDetlev Zundel 	unsigned char x;
30453c0d75SDetlev Zundel #elif (CONFIG_SYS_NS16550_REG_SIZE < 0)
31453c0d75SDetlev Zundel #define UART_REG(x)							\
32453c0d75SDetlev Zundel 	unsigned char x;						\
33453c0d75SDetlev Zundel 	unsigned char postpad_##x[-CONFIG_SYS_NS16550_REG_SIZE - 1];
34717b5aadSwdenk #endif
35717b5aadSwdenk 
36453c0d75SDetlev Zundel struct NS16550 {
37453c0d75SDetlev Zundel 	UART_REG(rbr);		/* 0 */
38453c0d75SDetlev Zundel 	UART_REG(ier);		/* 1 */
39453c0d75SDetlev Zundel 	UART_REG(fcr);		/* 2 */
40453c0d75SDetlev Zundel 	UART_REG(lcr);		/* 3 */
41453c0d75SDetlev Zundel 	UART_REG(mcr);		/* 4 */
42453c0d75SDetlev Zundel 	UART_REG(lsr);		/* 5 */
43453c0d75SDetlev Zundel 	UART_REG(msr);		/* 6 */
44453c0d75SDetlev Zundel 	UART_REG(spr);		/* 7 */
45453c0d75SDetlev Zundel 	UART_REG(mdr1);		/* 8 */
46453c0d75SDetlev Zundel 	UART_REG(reg9);		/* 9 */
47453c0d75SDetlev Zundel 	UART_REG(regA);		/* A */
48453c0d75SDetlev Zundel 	UART_REG(regB);		/* B */
49453c0d75SDetlev Zundel 	UART_REG(regC);		/* C */
50453c0d75SDetlev Zundel 	UART_REG(regD);		/* D */
51453c0d75SDetlev Zundel 	UART_REG(regE);		/* E */
52453c0d75SDetlev Zundel 	UART_REG(uasr);		/* F */
53453c0d75SDetlev Zundel 	UART_REG(scr);		/* 10*/
54453c0d75SDetlev Zundel 	UART_REG(ssr);		/* 11*/
55453c0d75SDetlev Zundel 	UART_REG(reg12);	/* 12*/
56453c0d75SDetlev Zundel 	UART_REG(osc_12m_sel);	/* 13*/
57453c0d75SDetlev Zundel };
58453c0d75SDetlev Zundel 
59717b5aadSwdenk #define thr rbr
60717b5aadSwdenk #define iir fcr
61717b5aadSwdenk #define dll rbr
62717b5aadSwdenk #define dlm ier
63717b5aadSwdenk 
64717b5aadSwdenk typedef volatile struct NS16550 *NS16550_t;
65717b5aadSwdenk 
66200779e3SDetlev Zundel /*
67200779e3SDetlev Zundel  * These are the definitions for the FIFO Control Register
68200779e3SDetlev Zundel  */
69200779e3SDetlev Zundel #define UART_FCR_FIFO_EN 	0x01 /* Fifo enable */
70200779e3SDetlev Zundel #define UART_FCR_CLEAR_RCVR	0x02 /* Clear the RCVR FIFO */
71200779e3SDetlev Zundel #define UART_FCR_CLEAR_XMIT	0x04 /* Clear the XMIT FIFO */
72200779e3SDetlev Zundel #define UART_FCR_DMA_SELECT	0x08 /* For DMA applications */
73200779e3SDetlev Zundel #define UART_FCR_TRIGGER_MASK	0xC0 /* Mask for the FIFO trigger range */
74200779e3SDetlev Zundel #define UART_FCR_TRIGGER_1	0x00 /* Mask for trigger set at 1 */
75200779e3SDetlev Zundel #define UART_FCR_TRIGGER_4	0x40 /* Mask for trigger set at 4 */
76200779e3SDetlev Zundel #define UART_FCR_TRIGGER_8	0x80 /* Mask for trigger set at 8 */
77200779e3SDetlev Zundel #define UART_FCR_TRIGGER_14	0xC0 /* Mask for trigger set at 14 */
78717b5aadSwdenk 
79200779e3SDetlev Zundel #define UART_FCR_RXSR		0x02 /* Receiver soft reset */
80200779e3SDetlev Zundel #define UART_FCR_TXSR		0x04 /* Transmitter soft reset */
81717b5aadSwdenk 
82200779e3SDetlev Zundel /*
83200779e3SDetlev Zundel  * These are the definitions for the Modem Control Register
84200779e3SDetlev Zundel  */
85200779e3SDetlev Zundel #define UART_MCR_DTR	0x01		/* DTR   */
86200779e3SDetlev Zundel #define UART_MCR_RTS	0x02		/* RTS   */
87200779e3SDetlev Zundel #define UART_MCR_OUT1	0x04		/* Out 1 */
88200779e3SDetlev Zundel #define UART_MCR_OUT2	0x08		/* Out 2 */
89200779e3SDetlev Zundel #define UART_MCR_LOOP	0x10		/* Enable loopback test mode */
90717b5aadSwdenk 
91200779e3SDetlev Zundel #define UART_MCR_DMA_EN	0x04
92200779e3SDetlev Zundel #define UART_MCR_TX_DFR	0x08
93717b5aadSwdenk 
94200779e3SDetlev Zundel /*
95200779e3SDetlev Zundel  * These are the definitions for the Line Control Register
96200779e3SDetlev Zundel  *
97200779e3SDetlev Zundel  * Note: if the word length is 5 bits (UART_LCR_WLEN5), then setting
98200779e3SDetlev Zundel  * UART_LCR_STOP will select 1.5 stop bits, not 2 stop bits.
99200779e3SDetlev Zundel  */
100200779e3SDetlev Zundel #define UART_LCR_WLS_MSK 0x03		/* character length select mask */
101200779e3SDetlev Zundel #define UART_LCR_WLS_5	0x00		/* 5 bit character length */
102200779e3SDetlev Zundel #define UART_LCR_WLS_6	0x01		/* 6 bit character length */
103200779e3SDetlev Zundel #define UART_LCR_WLS_7	0x02		/* 7 bit character length */
104200779e3SDetlev Zundel #define UART_LCR_WLS_8	0x03		/* 8 bit character length */
105200779e3SDetlev Zundel #define UART_LCR_STB	0x04		/* Number of stop Bits, off = 1, on = 1.5 or 2) */
106200779e3SDetlev Zundel #define UART_LCR_PEN	0x08		/* Parity eneble */
107200779e3SDetlev Zundel #define UART_LCR_EPS	0x10		/* Even Parity Select */
108200779e3SDetlev Zundel #define UART_LCR_STKP	0x20		/* Stick Parity */
109200779e3SDetlev Zundel #define UART_LCR_SBRK	0x40		/* Set Break */
110200779e3SDetlev Zundel #define UART_LCR_BKSE	0x80		/* Bank select enable */
111200779e3SDetlev Zundel #define UART_LCR_DLAB	0x80		/* Divisor latch access bit */
112200779e3SDetlev Zundel 
113200779e3SDetlev Zundel /*
114200779e3SDetlev Zundel  * These are the definitions for the Line Status Register
115200779e3SDetlev Zundel  */
116200779e3SDetlev Zundel #define UART_LSR_DR	0x01		/* Data ready */
117200779e3SDetlev Zundel #define UART_LSR_OE	0x02		/* Overrun */
118200779e3SDetlev Zundel #define UART_LSR_PE	0x04		/* Parity error */
119200779e3SDetlev Zundel #define UART_LSR_FE	0x08		/* Framing error */
120200779e3SDetlev Zundel #define UART_LSR_BI	0x10		/* Break */
121200779e3SDetlev Zundel #define UART_LSR_THRE	0x20		/* Xmit holding register empty */
122200779e3SDetlev Zundel #define UART_LSR_TEMT	0x40		/* Xmitter empty */
123200779e3SDetlev Zundel #define UART_LSR_ERR	0x80		/* Error */
124200779e3SDetlev Zundel 
125200779e3SDetlev Zundel #define UART_MSR_DCD	0x80		/* Data Carrier Detect */
126200779e3SDetlev Zundel #define UART_MSR_RI	0x40		/* Ring Indicator */
127200779e3SDetlev Zundel #define UART_MSR_DSR	0x20		/* Data Set Ready */
128200779e3SDetlev Zundel #define UART_MSR_CTS	0x10		/* Clear to Send */
129200779e3SDetlev Zundel #define UART_MSR_DDCD	0x08		/* Delta DCD */
130200779e3SDetlev Zundel #define UART_MSR_TERI	0x04		/* Trailing edge ring indicator */
131200779e3SDetlev Zundel #define UART_MSR_DDSR	0x02		/* Delta DSR */
132200779e3SDetlev Zundel #define UART_MSR_DCTS	0x01		/* Delta CTS */
133200779e3SDetlev Zundel 
134200779e3SDetlev Zundel /*
135200779e3SDetlev Zundel  * These are the definitions for the Interrupt Identification Register
136200779e3SDetlev Zundel  */
137200779e3SDetlev Zundel #define UART_IIR_NO_INT	0x01	/* No interrupts pending */
138200779e3SDetlev Zundel #define UART_IIR_ID	0x06	/* Mask for the interrupt ID */
139200779e3SDetlev Zundel 
140200779e3SDetlev Zundel #define UART_IIR_MSI	0x00	/* Modem status interrupt */
141200779e3SDetlev Zundel #define UART_IIR_THRI	0x02	/* Transmitter holding register empty */
142200779e3SDetlev Zundel #define UART_IIR_RDI	0x04	/* Receiver data interrupt */
143200779e3SDetlev Zundel #define UART_IIR_RLSI	0x06	/* Receiver line status interrupt */
144200779e3SDetlev Zundel 
145200779e3SDetlev Zundel /*
146200779e3SDetlev Zundel  * These are the definitions for the Interrupt Enable Register
147200779e3SDetlev Zundel  */
148200779e3SDetlev Zundel #define UART_IER_MSI	0x08	/* Enable Modem status interrupt */
149200779e3SDetlev Zundel #define UART_IER_RLSI	0x04	/* Enable receiver line status interrupt */
150200779e3SDetlev Zundel #define UART_IER_THRI	0x02	/* Enable Transmitter holding register int. */
151200779e3SDetlev Zundel #define UART_IER_RDI	0x01	/* Enable receiver data interrupt */
152200779e3SDetlev Zundel 
1537b5611cdSDetlev Zundel 
1542e5983d2Swdenk #ifdef CONFIG_OMAP1510
1552e5983d2Swdenk #define OSC_12M_SEL	0x01	/* selects 6.5 * current clk div */
1562e5983d2Swdenk #endif
1572e5983d2Swdenk 
158717b5aadSwdenk /* useful defaults for LCR */
159200779e3SDetlev Zundel #define UART_LCR_8N1	0x03
160717b5aadSwdenk 
161717b5aadSwdenk void	NS16550_init   (NS16550_t com_port, int baud_divisor);
162717b5aadSwdenk void	NS16550_putc   (NS16550_t com_port, char c);
163717b5aadSwdenk char	NS16550_getc   (NS16550_t com_port);
164717b5aadSwdenk int	NS16550_tstc   (NS16550_t com_port);
165717b5aadSwdenk void	NS16550_reinit (NS16550_t com_port, int baud_divisor);
166