xref: /rk3399_rockchip-uboot/include/mpc106.h (revision 6d0f6bcf337c5261c08fabe12982178c2c489d76)
11df49e27Swdenk /*
21df49e27Swdenk  * (C) Copyright 2001 Sysgo Real-Time Solutions, GmbH <www.elinos.com>
31df49e27Swdenk  * Andreas Heppel <aheppel@sysgo.de>
41df49e27Swdenk  *
51df49e27Swdenk  * See file CREDITS for list of people who contributed to this
61df49e27Swdenk  * project.
71df49e27Swdenk  *
81df49e27Swdenk  * This program is free software; you can redistribute it and/or
91df49e27Swdenk  * modify it under the terms of the GNU General Public License as
101df49e27Swdenk  * published by the Free Software Foundation; either version 2 of
111df49e27Swdenk  * the License, or (at your option) any later version.
121df49e27Swdenk  *
131df49e27Swdenk  * This program is distributed in the hope that it will be useful,
141df49e27Swdenk  * but WITHOUT ANY WARRANTY; without even the implied warranty of
151df49e27Swdenk  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
161df49e27Swdenk  * GNU General Public License for more details.
171df49e27Swdenk  *
181df49e27Swdenk  * You should have received a copy of the GNU General Public License
191df49e27Swdenk  * along with this program; if not, write to the Free Software
201df49e27Swdenk  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
211df49e27Swdenk  * MA 02111-1307 USA
221df49e27Swdenk  */
231df49e27Swdenk 
241df49e27Swdenk #ifndef _MPC106_PCI_H
251df49e27Swdenk #define _MPC106_PCI_H
261df49e27Swdenk 
271df49e27Swdenk /*
281df49e27Swdenk  * Defines for the MPC106 PCI Config address and data registers followed by
291df49e27Swdenk  * defines for the standard PCI device configuration header.
301df49e27Swdenk  */
311df49e27Swdenk #define PCIDEVID_MPC106			0x0
321df49e27Swdenk 
331df49e27Swdenk /*
341df49e27Swdenk  * MPC106 Registers
351df49e27Swdenk  */
361df49e27Swdenk #define	MPC106_REG			0x80000000
371df49e27Swdenk 
38*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_ADDRESS_MAP_A
391df49e27Swdenk #define MPC106_REG_ADDR			0x80000cf8
401df49e27Swdenk #define	MPC106_REG_DATA			0x80000cfc
411df49e27Swdenk #define MPC106_ISA_IO_PHYS		0x80000000
421df49e27Swdenk #define MPC106_ISA_IO_BUS		0x00000000
431df49e27Swdenk #define MPC106_ISA_IO_SIZE		0x00800000
441df49e27Swdenk #define MPC106_PCI_IO_PHYS		0x81000000
451df49e27Swdenk #define MPC106_PCI_IO_BUS		0x01000000
461df49e27Swdenk #define MPC106_PCI_IO_SIZE		0x3e800000
471df49e27Swdenk #define MPC106_PCI_MEM_PHYS		0xc0000000
481df49e27Swdenk #define MPC106_PCI_MEM_BUS		0x00000000
491df49e27Swdenk #define MPC106_PCI_MEM_SIZE		0x3f000000
501df49e27Swdenk #define	MPC106_PCI_MEMORY_PHYS		0x00000000
511df49e27Swdenk #define	MPC106_PCI_MEMORY_BUS		0x80000000
521df49e27Swdenk #define	MPC106_PCI_MEMORY_SIZE		0x80000000
531df49e27Swdenk #else
541df49e27Swdenk #define MPC106_REG_ADDR			0xfec00cf8
551df49e27Swdenk #define	MPC106_REG_DATA			0xfee00cfc
561df49e27Swdenk #define MPC106_ISA_MEM_PHYS		0xfd000000
571df49e27Swdenk #define MPC106_ISA_MEM_BUS		0x00000000
581df49e27Swdenk #define MPC106_ISA_MEM_SIZE		0x01000000
591df49e27Swdenk #define MPC106_ISA_IO_PHYS		0xfe000000
601df49e27Swdenk #define MPC106_ISA_IO_BUS		0x00000000
611df49e27Swdenk #define MPC106_ISA_IO_SIZE		0x00800000
621df49e27Swdenk #define MPC106_PCI_IO_PHYS		0xfe800000
631df49e27Swdenk #define MPC106_PCI_IO_BUS		0x00800000
641df49e27Swdenk #define MPC106_PCI_IO_SIZE		0x00400000
651df49e27Swdenk #define MPC106_PCI_MEM_PHYS		0x80000000
661df49e27Swdenk #define MPC106_PCI_MEM_BUS		0x80000000
671df49e27Swdenk #define MPC106_PCI_MEM_SIZE		0x7d000000
681df49e27Swdenk #define	MPC106_PCI_MEMORY_PHYS		0x00000000
691df49e27Swdenk #define	MPC106_PCI_MEMORY_BUS		0x00000000
701df49e27Swdenk #define MPC106_PCI_MEMORY_SIZE		0x40000000
711df49e27Swdenk #endif
721df49e27Swdenk 
731df49e27Swdenk #define CMD_SERR			0x0100
741df49e27Swdenk #define PCI_CMD_MASTER			0x0004
751df49e27Swdenk #define PCI_CMD_MEMEN			0x0002
761df49e27Swdenk #define PCI_CMD_IOEN			0x0001
771df49e27Swdenk 
781df49e27Swdenk #define PCI_STAT_NO_RSV_BITS		0xffff
791df49e27Swdenk 
801df49e27Swdenk #define PCI_BUSNUM			0x40
811df49e27Swdenk #define PCI_SUBBUSNUM			0x41
821df49e27Swdenk #define PCI_DISCOUNT			0x42
831df49e27Swdenk 
841df49e27Swdenk #define PCI_PICR1			0xA8
851df49e27Swdenk #define PICR1_CF_CBA(value)		((value & 0xff) << 24)
861df49e27Swdenk #define PICR1_CF_BREAD_WS(value)	((value & 0x3) << 22)
871df49e27Swdenk #define PICR1_PROC_TYPE_603		0x40000
881df49e27Swdenk #define PICR1_PROC_TYPE_604		0x60000
891df49e27Swdenk #define PICR1_MCP_EN			0x800
901df49e27Swdenk #define PICR1_CF_DPARK			0x200
911df49e27Swdenk #define PICR1_CF_LOOP_SNOOP		0x10
921df49e27Swdenk #define PICR1_CF_L2_COPY_BACK		0x2
931df49e27Swdenk #define PICR1_CF_L2_CACHE_MASK		0x3
941df49e27Swdenk #define PICR1_CF_APARK			0x8
951df49e27Swdenk #define PICR1_ADDRESS_MAP		0x10000
961df49e27Swdenk #define PICR1_XIO_MODE			0x80000
971df49e27Swdenk #define PICR1_CF_CACHE_1G		0x200000
981df49e27Swdenk 
991df49e27Swdenk #define PCI_PICR2			0xAC
1001df49e27Swdenk #define PICR2_CF_SNOOP_WS(value)	((value & 0x3) << 18)
1011df49e27Swdenk #define PICR2_CF_FLUSH_L2		0x10000000
1021df49e27Swdenk #define PICR2_CF_L2_HIT_DELAY(value)	((value & 0x3) << 9)
1031df49e27Swdenk #define PICR2_CF_APHASE_WS(value)	((value & 0x3) << 2)
1041df49e27Swdenk #define PICR2_CF_INV_MODE		0x00001000
1051df49e27Swdenk #define PICR2_CF_MOD_HIGH		0x00020000
1061df49e27Swdenk #define PICR2_CF_HIT_HIGH		0x00010000
1071df49e27Swdenk #define PICR2_L2_SIZE_256K		0x00000000
1081df49e27Swdenk #define PICR2_L2_SIZE_512K		0x00000010
1091df49e27Swdenk #define PICR2_L2_SIZE_1MB		0x00000020
1101df49e27Swdenk #define PICR2_L2_EN			0x40000000
1111df49e27Swdenk #define PICR2_L2_UPDATE_EN		0x80000000
1121df49e27Swdenk #define PICR2_CF_ADDR_ONLY_DISABLE	0x00004000
1131df49e27Swdenk #define PICR2_CF_FAST_CASTOUT		0x00000080
1141df49e27Swdenk #define PICR2_CF_WDATA			0x00000001
1151df49e27Swdenk #define PICR2_CF_DATA_RAM_PBURST	0x00400000
1161df49e27Swdenk 
1171df49e27Swdenk /*
1181df49e27Swdenk  * Memory controller
1191df49e27Swdenk  */
1201df49e27Swdenk #define MPC106_MCCR1			0xF0
1211df49e27Swdenk #define MCCR1_TYPE_EDO			0x00020000
1221df49e27Swdenk #define MCCR1_BK0_9BITS			0x0
1231df49e27Swdenk #define MCCR1_BK0_10BITS		0x1
1241df49e27Swdenk #define MCCR1_BK0_11BITS		0x2
1251df49e27Swdenk #define MCCR1_BK0_12BITS		0x3
1261df49e27Swdenk #define MCCR1_BK1_9BITS			0x0
1271df49e27Swdenk #define MCCR1_BK1_10BITS		0x4
1281df49e27Swdenk #define MCCR1_BK1_11BITS		0x8
1291df49e27Swdenk #define MCCR1_BK1_12BITS		0xC
1301df49e27Swdenk #define MCCR1_BK2_9BITS			0x00
1311df49e27Swdenk #define MCCR1_BK2_10BITS		0x10
1321df49e27Swdenk #define MCCR1_BK2_11BITS		0x20
1331df49e27Swdenk #define MCCR1_BK2_12BITS		0x30
1341df49e27Swdenk #define MCCR1_BK3_9BITS			0x00
1351df49e27Swdenk #define MCCR1_BK3_10BITS		0x40
1361df49e27Swdenk #define MCCR1_BK3_11BITS		0x80
1371df49e27Swdenk #define MCCR1_BK3_12BITS		0xC0
1381df49e27Swdenk #define MCCR1_MEMGO			0x00080000
1391df49e27Swdenk 
1401df49e27Swdenk #define MPC106_MCCR2			0xF4
1411df49e27Swdenk #define MPC106_MCCR3			0xF8
1421df49e27Swdenk #define MPC106_MCCR4			0xFC
1431df49e27Swdenk 
1441df49e27Swdenk #define MPC106_MSAR1			0x80
1451df49e27Swdenk #define MPC106_EMSAR1			0x88
1461df49e27Swdenk #define MPC106_EMSAR2			0x8C
1471df49e27Swdenk #define MPC106_MEAR1			0x90
1481df49e27Swdenk #define MPC106_EMEAR1			0x98
1491df49e27Swdenk #define MPC106_EMEAR2			0x9C
1501df49e27Swdenk 
1511df49e27Swdenk #define MPC106_MBER			0xA0
1521df49e27Swdenk #define MBER_BANK0			0x1
1531df49e27Swdenk #define MBER_BANK1			0x2
1541df49e27Swdenk #define MBER_BANK2			0x4
1551df49e27Swdenk #define MBER_BANK3			0x8
1561df49e27Swdenk 
1571df49e27Swdenk #endif
158