xref: /rk3399_rockchip-uboot/include/mmc.h (revision f866a46d6ee86335f60c542e294ec2c01d689eba)
171f95118Swdenk /*
24a6ee172SJerry Huang  * Copyright 2008,2010 Freescale Semiconductor, Inc
3272cc70bSAndy Fleming  * Andy Fleming
4272cc70bSAndy Fleming  *
5272cc70bSAndy Fleming  * Based (loosely) on the Linux code
671f95118Swdenk  *
771f95118Swdenk  * See file CREDITS for list of people who contributed to this
871f95118Swdenk  * project.
971f95118Swdenk  *
1071f95118Swdenk  * This program is free software; you can redistribute it and/or
1171f95118Swdenk  * modify it under the terms of the GNU General Public License as
1271f95118Swdenk  * published by the Free Software Foundation; either version 2 of
1371f95118Swdenk  * the License, or (at your option) any later version.
1471f95118Swdenk  *
1571f95118Swdenk  * This program is distributed in the hope that it will be useful,
1671f95118Swdenk  * but WITHOUT ANY WARRANTY; without even the implied warranty of
1771f95118Swdenk  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
1871f95118Swdenk  * GNU General Public License for more details.
1971f95118Swdenk  *
2071f95118Swdenk  * You should have received a copy of the GNU General Public License
2171f95118Swdenk  * along with this program; if not, write to the Free Software
2271f95118Swdenk  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
2371f95118Swdenk  * MA 02111-1307 USA
2471f95118Swdenk  */
2571f95118Swdenk 
2671f95118Swdenk #ifndef _MMC_H_
2771f95118Swdenk #define _MMC_H_
2871f95118Swdenk 
29272cc70bSAndy Fleming #include <linux/list.h>
300d986e61SLad, Prabhakar #include <linux/compiler.h>
31272cc70bSAndy Fleming 
32272cc70bSAndy Fleming #define SD_VERSION_SD	0x20000
331741c64dSJaehoon Chung #define SD_VERSION_3	(SD_VERSION_SD | 0x300)
3464f4a619SJaehoon Chung #define SD_VERSION_2	(SD_VERSION_SD | 0x200)
3564f4a619SJaehoon Chung #define SD_VERSION_1_0	(SD_VERSION_SD | 0x100)
3664f4a619SJaehoon Chung #define SD_VERSION_1_10	(SD_VERSION_SD | 0x10a)
37272cc70bSAndy Fleming #define MMC_VERSION_MMC		0x10000
38272cc70bSAndy Fleming #define MMC_VERSION_UNKNOWN	(MMC_VERSION_MMC)
3964f4a619SJaehoon Chung #define MMC_VERSION_1_2		(MMC_VERSION_MMC | 0x102)
4064f4a619SJaehoon Chung #define MMC_VERSION_1_4		(MMC_VERSION_MMC | 0x104)
4164f4a619SJaehoon Chung #define MMC_VERSION_2_2		(MMC_VERSION_MMC | 0x202)
4264f4a619SJaehoon Chung #define MMC_VERSION_3		(MMC_VERSION_MMC | 0x300)
4364f4a619SJaehoon Chung #define MMC_VERSION_4		(MMC_VERSION_MMC | 0x400)
4464f4a619SJaehoon Chung #define MMC_VERSION_4_1		(MMC_VERSION_MMC | 0x401)
4564f4a619SJaehoon Chung #define MMC_VERSION_4_2		(MMC_VERSION_MMC | 0x402)
4664f4a619SJaehoon Chung #define MMC_VERSION_4_3		(MMC_VERSION_MMC | 0x403)
4764f4a619SJaehoon Chung #define MMC_VERSION_4_41	(MMC_VERSION_MMC | 0x429)
4864f4a619SJaehoon Chung #define MMC_VERSION_4_5		(MMC_VERSION_MMC | 0x405)
49272cc70bSAndy Fleming 
50272cc70bSAndy Fleming #define MMC_MODE_HS		0x001
51272cc70bSAndy Fleming #define MMC_MODE_HS_52MHz	0x010
52272cc70bSAndy Fleming #define MMC_MODE_4BIT		0x100
53272cc70bSAndy Fleming #define MMC_MODE_8BIT		0x200
54d52ebf10SThomas Chou #define MMC_MODE_SPI		0x400
55b1f1e821SŁukasz Majewski #define MMC_MODE_HC		0x800
56272cc70bSAndy Fleming 
5762722036SŁukasz Majewski #define MMC_MODE_MASK_WIDTH_BITS (MMC_MODE_4BIT | MMC_MODE_8BIT)
5862722036SŁukasz Majewski #define MMC_MODE_WIDTH_BITS_SHIFT 8
5962722036SŁukasz Majewski 
60272cc70bSAndy Fleming #define SD_DATA_4BIT	0x00040000
61272cc70bSAndy Fleming 
6279b91de9SAlbin Tonnerre #define IS_SD(x) (x->version & SD_VERSION_SD)
63272cc70bSAndy Fleming 
64272cc70bSAndy Fleming #define MMC_DATA_READ		1
65272cc70bSAndy Fleming #define MMC_DATA_WRITE		2
66272cc70bSAndy Fleming 
67272cc70bSAndy Fleming #define NO_CARD_ERR		-16 /* No SD/MMC card inserted */
68272cc70bSAndy Fleming #define UNUSABLE_ERR		-17 /* Unusable Card */
69272cc70bSAndy Fleming #define COMM_ERR		-18 /* Communications Error */
70272cc70bSAndy Fleming #define TIMEOUT			-19
71e9550449SChe-Liang Chiou #define IN_PROGRESS		-20 /* operation is in progress */
72272cc70bSAndy Fleming 
73341188b9SHaavard Skinnemoen #define MMC_CMD_GO_IDLE_STATE		0
74341188b9SHaavard Skinnemoen #define MMC_CMD_SEND_OP_COND		1
75341188b9SHaavard Skinnemoen #define MMC_CMD_ALL_SEND_CID		2
76341188b9SHaavard Skinnemoen #define MMC_CMD_SET_RELATIVE_ADDR	3
77341188b9SHaavard Skinnemoen #define MMC_CMD_SET_DSR			4
78272cc70bSAndy Fleming #define MMC_CMD_SWITCH			6
79341188b9SHaavard Skinnemoen #define MMC_CMD_SELECT_CARD		7
80272cc70bSAndy Fleming #define MMC_CMD_SEND_EXT_CSD		8
81341188b9SHaavard Skinnemoen #define MMC_CMD_SEND_CSD		9
82341188b9SHaavard Skinnemoen #define MMC_CMD_SEND_CID		10
83272cc70bSAndy Fleming #define MMC_CMD_STOP_TRANSMISSION	12
84341188b9SHaavard Skinnemoen #define MMC_CMD_SEND_STATUS		13
85341188b9SHaavard Skinnemoen #define MMC_CMD_SET_BLOCKLEN		16
86341188b9SHaavard Skinnemoen #define MMC_CMD_READ_SINGLE_BLOCK	17
87341188b9SHaavard Skinnemoen #define MMC_CMD_READ_MULTIPLE_BLOCK	18
88272cc70bSAndy Fleming #define MMC_CMD_WRITE_SINGLE_BLOCK	24
89272cc70bSAndy Fleming #define MMC_CMD_WRITE_MULTIPLE_BLOCK	25
90e6f99a56SLei Wen #define MMC_CMD_ERASE_GROUP_START	35
91e6f99a56SLei Wen #define MMC_CMD_ERASE_GROUP_END		36
92e6f99a56SLei Wen #define MMC_CMD_ERASE			38
93341188b9SHaavard Skinnemoen #define MMC_CMD_APP_CMD			55
94d52ebf10SThomas Chou #define MMC_CMD_SPI_READ_OCR		58
95d52ebf10SThomas Chou #define MMC_CMD_SPI_CRC_ON_OFF		59
96341188b9SHaavard Skinnemoen 
97341188b9SHaavard Skinnemoen #define SD_CMD_SEND_RELATIVE_ADDR	3
98272cc70bSAndy Fleming #define SD_CMD_SWITCH_FUNC		6
99341188b9SHaavard Skinnemoen #define SD_CMD_SEND_IF_COND		8
100341188b9SHaavard Skinnemoen 
101341188b9SHaavard Skinnemoen #define SD_CMD_APP_SET_BUS_WIDTH	6
102e6f99a56SLei Wen #define SD_CMD_ERASE_WR_BLK_START	32
103e6f99a56SLei Wen #define SD_CMD_ERASE_WR_BLK_END		33
104341188b9SHaavard Skinnemoen #define SD_CMD_APP_SEND_OP_COND		41
105272cc70bSAndy Fleming #define SD_CMD_APP_SEND_SCR		51
106272cc70bSAndy Fleming 
107272cc70bSAndy Fleming /* SCR definitions in different words */
108272cc70bSAndy Fleming #define SD_HIGHSPEED_BUSY	0x00020000
109272cc70bSAndy Fleming #define SD_HIGHSPEED_SUPPORTED	0x00020000
110272cc70bSAndy Fleming 
111272cc70bSAndy Fleming #define MMC_HS_TIMING		0x00000100
112272cc70bSAndy Fleming #define MMC_HS_52MHZ		0x2
113272cc70bSAndy Fleming 
1140b453ffeSRabin Vincent #define OCR_BUSY		0x80000000
115272cc70bSAndy Fleming #define OCR_HCS			0x40000000
11631cacbabSRaffaele Recalcati #define OCR_VOLTAGE_MASK	0x007FFF80
11731cacbabSRaffaele Recalcati #define OCR_ACCESS_MODE		0x60000000
118272cc70bSAndy Fleming 
119e6f99a56SLei Wen #define SECURE_ERASE		0x80000000
120e6f99a56SLei Wen 
1215d4fc8d9SRaffaele Recalcati #define MMC_STATUS_MASK		(~0x0206BF7F)
1225d4fc8d9SRaffaele Recalcati #define MMC_STATUS_RDY_FOR_DATA (1 << 8)
1235d4fc8d9SRaffaele Recalcati #define MMC_STATUS_CURR_STATE	(0xf << 9)
124ed018b21SThomas Chou #define MMC_STATUS_ERROR	(1 << 19)
1255d4fc8d9SRaffaele Recalcati 
126d617c426SJan Kloetzke #define MMC_STATE_PRG		(7 << 9)
127d617c426SJan Kloetzke 
128272cc70bSAndy Fleming #define MMC_VDD_165_195		0x00000080	/* VDD voltage 1.65 - 1.95 */
129272cc70bSAndy Fleming #define MMC_VDD_20_21		0x00000100	/* VDD voltage 2.0 ~ 2.1 */
130272cc70bSAndy Fleming #define MMC_VDD_21_22		0x00000200	/* VDD voltage 2.1 ~ 2.2 */
131272cc70bSAndy Fleming #define MMC_VDD_22_23		0x00000400	/* VDD voltage 2.2 ~ 2.3 */
132272cc70bSAndy Fleming #define MMC_VDD_23_24		0x00000800	/* VDD voltage 2.3 ~ 2.4 */
133272cc70bSAndy Fleming #define MMC_VDD_24_25		0x00001000	/* VDD voltage 2.4 ~ 2.5 */
134272cc70bSAndy Fleming #define MMC_VDD_25_26		0x00002000	/* VDD voltage 2.5 ~ 2.6 */
135272cc70bSAndy Fleming #define MMC_VDD_26_27		0x00004000	/* VDD voltage 2.6 ~ 2.7 */
136272cc70bSAndy Fleming #define MMC_VDD_27_28		0x00008000	/* VDD voltage 2.7 ~ 2.8 */
137272cc70bSAndy Fleming #define MMC_VDD_28_29		0x00010000	/* VDD voltage 2.8 ~ 2.9 */
138272cc70bSAndy Fleming #define MMC_VDD_29_30		0x00020000	/* VDD voltage 2.9 ~ 3.0 */
139272cc70bSAndy Fleming #define MMC_VDD_30_31		0x00040000	/* VDD voltage 3.0 ~ 3.1 */
140272cc70bSAndy Fleming #define MMC_VDD_31_32		0x00080000	/* VDD voltage 3.1 ~ 3.2 */
141272cc70bSAndy Fleming #define MMC_VDD_32_33		0x00100000	/* VDD voltage 3.2 ~ 3.3 */
142272cc70bSAndy Fleming #define MMC_VDD_33_34		0x00200000	/* VDD voltage 3.3 ~ 3.4 */
143272cc70bSAndy Fleming #define MMC_VDD_34_35		0x00400000	/* VDD voltage 3.4 ~ 3.5 */
144272cc70bSAndy Fleming #define MMC_VDD_35_36		0x00800000	/* VDD voltage 3.5 ~ 3.6 */
145272cc70bSAndy Fleming 
146272cc70bSAndy Fleming #define MMC_SWITCH_MODE_CMD_SET		0x00 /* Change the command set */
147272cc70bSAndy Fleming #define MMC_SWITCH_MODE_SET_BITS	0x01 /* Set bits in EXT_CSD byte
148272cc70bSAndy Fleming 						addressed by index which are
149272cc70bSAndy Fleming 						1 in value field */
150272cc70bSAndy Fleming #define MMC_SWITCH_MODE_CLEAR_BITS	0x02 /* Clear bits in EXT_CSD byte
151272cc70bSAndy Fleming 						addressed by index, which are
152272cc70bSAndy Fleming 						1 in value field */
153272cc70bSAndy Fleming #define MMC_SWITCH_MODE_WRITE_BYTE	0x03 /* Set target byte to value */
154272cc70bSAndy Fleming 
155272cc70bSAndy Fleming #define SD_SWITCH_CHECK		0
156272cc70bSAndy Fleming #define SD_SWITCH_SWITCH	1
157272cc70bSAndy Fleming 
158272cc70bSAndy Fleming /*
159272cc70bSAndy Fleming  * EXT_CSD fields
160272cc70bSAndy Fleming  */
161*f866a46dSStephen Warren #define EXT_CSD_GP_SIZE_MULT		143	/* R/W */
1620560db18SLei Wen #define EXT_CSD_PARTITIONING_SUPPORT	160	/* RO */
163*f866a46dSStephen Warren #define EXT_CSD_RPMB_MULT		168	/* RO */
1640560db18SLei Wen #define EXT_CSD_ERASE_GROUP_DEF		175	/* R/W */
165bc897b1dSLei Wen #define EXT_CSD_PART_CONF		179	/* R/W */
166272cc70bSAndy Fleming #define EXT_CSD_BUS_WIDTH		183	/* R/W */
167272cc70bSAndy Fleming #define EXT_CSD_HS_TIMING		185	/* R/W */
168272cc70bSAndy Fleming #define EXT_CSD_REV			192	/* RO */
1690560db18SLei Wen #define EXT_CSD_CARD_TYPE		196	/* RO */
170272cc70bSAndy Fleming #define EXT_CSD_SEC_CNT			212	/* RO, 4 bytes */
171*f866a46dSStephen Warren #define EXT_CSD_HC_WP_GRP_SIZE		221	/* RO */
1720560db18SLei Wen #define EXT_CSD_HC_ERASE_GRP_SIZE	224	/* RO */
1738948ea83SStephen Warren #define EXT_CSD_BOOT_MULT		226	/* RO */
174272cc70bSAndy Fleming 
175272cc70bSAndy Fleming /*
176272cc70bSAndy Fleming  * EXT_CSD field definitions
177272cc70bSAndy Fleming  */
178272cc70bSAndy Fleming 
179272cc70bSAndy Fleming #define EXT_CSD_CMD_SET_NORMAL		(1 << 0)
180272cc70bSAndy Fleming #define EXT_CSD_CMD_SET_SECURE		(1 << 1)
181272cc70bSAndy Fleming #define EXT_CSD_CMD_SET_CPSECURE	(1 << 2)
182272cc70bSAndy Fleming 
183272cc70bSAndy Fleming #define EXT_CSD_CARD_TYPE_26	(1 << 0)	/* Card can run at 26MHz */
184272cc70bSAndy Fleming #define EXT_CSD_CARD_TYPE_52	(1 << 1)	/* Card can run at 52MHz */
185272cc70bSAndy Fleming 
186272cc70bSAndy Fleming #define EXT_CSD_BUS_WIDTH_1	0	/* Card is in 1 bit mode */
187272cc70bSAndy Fleming #define EXT_CSD_BUS_WIDTH_4	1	/* Card is in 4 bit mode */
188272cc70bSAndy Fleming #define EXT_CSD_BUS_WIDTH_8	2	/* Card is in 8 bit mode */
189341188b9SHaavard Skinnemoen 
1901de97f98SAndy Fleming #define R1_ILLEGAL_COMMAND		(1 << 22)
1911de97f98SAndy Fleming #define R1_APP_CMD			(1 << 5)
1921de97f98SAndy Fleming 
193272cc70bSAndy Fleming #define MMC_RSP_PRESENT (1 << 0)
194272cc70bSAndy Fleming #define MMC_RSP_136	(1 << 1)		/* 136 bit response */
195272cc70bSAndy Fleming #define MMC_RSP_CRC	(1 << 2)		/* expect valid crc */
196272cc70bSAndy Fleming #define MMC_RSP_BUSY	(1 << 3)		/* card may send busy */
197272cc70bSAndy Fleming #define MMC_RSP_OPCODE	(1 << 4)		/* response contains opcode */
198272cc70bSAndy Fleming 
199272cc70bSAndy Fleming #define MMC_RSP_NONE	(0)
200272cc70bSAndy Fleming #define MMC_RSP_R1	(MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE)
201272cc70bSAndy Fleming #define MMC_RSP_R1b	(MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE| \
202272cc70bSAndy Fleming 			MMC_RSP_BUSY)
203272cc70bSAndy Fleming #define MMC_RSP_R2	(MMC_RSP_PRESENT|MMC_RSP_136|MMC_RSP_CRC)
204272cc70bSAndy Fleming #define MMC_RSP_R3	(MMC_RSP_PRESENT)
205272cc70bSAndy Fleming #define MMC_RSP_R4	(MMC_RSP_PRESENT)
206272cc70bSAndy Fleming #define MMC_RSP_R5	(MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE)
207272cc70bSAndy Fleming #define MMC_RSP_R6	(MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE)
208272cc70bSAndy Fleming #define MMC_RSP_R7	(MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE)
209272cc70bSAndy Fleming 
210bc897b1dSLei Wen #define MMCPART_NOAVAILABLE	(0xff)
211bc897b1dSLei Wen #define PART_ACCESS_MASK	(0x7)
212bc897b1dSLei Wen #define PART_SUPPORT		(0x1)
21371f95118Swdenk 
2148bfa195eSSimon Glass /* Maximum block size for MMC */
2158bfa195eSSimon Glass #define MMC_MAX_BLOCK_LEN	512
2168bfa195eSSimon Glass 
2171de97f98SAndy Fleming struct mmc_cid {
2181de97f98SAndy Fleming 	unsigned long psn;
2191de97f98SAndy Fleming 	unsigned short oid;
2201de97f98SAndy Fleming 	unsigned char mid;
2211de97f98SAndy Fleming 	unsigned char prv;
2221de97f98SAndy Fleming 	unsigned char mdt;
2231de97f98SAndy Fleming 	char pnm[7];
2241de97f98SAndy Fleming };
2251de97f98SAndy Fleming 
226272cc70bSAndy Fleming struct mmc_cmd {
227272cc70bSAndy Fleming 	ushort cmdidx;
228272cc70bSAndy Fleming 	uint resp_type;
229272cc70bSAndy Fleming 	uint cmdarg;
2300b453ffeSRabin Vincent 	uint response[4];
231272cc70bSAndy Fleming };
232272cc70bSAndy Fleming 
233272cc70bSAndy Fleming struct mmc_data {
234272cc70bSAndy Fleming 	union {
235272cc70bSAndy Fleming 		char *dest;
236272cc70bSAndy Fleming 		const char *src; /* src buffers don't get written to */
237272cc70bSAndy Fleming 	};
238272cc70bSAndy Fleming 	uint flags;
239272cc70bSAndy Fleming 	uint blocks;
240272cc70bSAndy Fleming 	uint blocksize;
241272cc70bSAndy Fleming };
242272cc70bSAndy Fleming 
243272cc70bSAndy Fleming struct mmc {
244272cc70bSAndy Fleming 	struct list_head link;
245272cc70bSAndy Fleming 	char name[32];
246272cc70bSAndy Fleming 	void *priv;
247272cc70bSAndy Fleming 	uint voltages;
248272cc70bSAndy Fleming 	uint version;
249bc897b1dSLei Wen 	uint has_init;
250272cc70bSAndy Fleming 	uint f_min;
251272cc70bSAndy Fleming 	uint f_max;
252272cc70bSAndy Fleming 	int high_capacity;
253272cc70bSAndy Fleming 	uint bus_width;
254272cc70bSAndy Fleming 	uint clock;
255272cc70bSAndy Fleming 	uint card_caps;
256272cc70bSAndy Fleming 	uint host_caps;
257272cc70bSAndy Fleming 	uint ocr;
258272cc70bSAndy Fleming 	uint scr[2];
259272cc70bSAndy Fleming 	uint csd[4];
2600b453ffeSRabin Vincent 	uint cid[4];
261272cc70bSAndy Fleming 	ushort rca;
262bc897b1dSLei Wen 	char part_config;
263bc897b1dSLei Wen 	char part_num;
264272cc70bSAndy Fleming 	uint tran_speed;
265272cc70bSAndy Fleming 	uint read_bl_len;
266272cc70bSAndy Fleming 	uint write_bl_len;
267e6f99a56SLei Wen 	uint erase_grp_size;
268272cc70bSAndy Fleming 	u64 capacity;
269*f866a46dSStephen Warren 	u64 capacity_user;
270*f866a46dSStephen Warren 	u64 capacity_boot;
271*f866a46dSStephen Warren 	u64 capacity_rpmb;
272*f866a46dSStephen Warren 	u64 capacity_gp[4];
273272cc70bSAndy Fleming 	block_dev_desc_t block_dev;
274272cc70bSAndy Fleming 	int (*send_cmd)(struct mmc *mmc,
275272cc70bSAndy Fleming 			struct mmc_cmd *cmd, struct mmc_data *data);
276272cc70bSAndy Fleming 	void (*set_ios)(struct mmc *mmc);
277272cc70bSAndy Fleming 	int (*init)(struct mmc *mmc);
27848972d90SThierry Reding 	int (*getcd)(struct mmc *mmc);
279d23d8d7eSNikita Kiryanov 	int (*getwp)(struct mmc *mmc);
28057418d21SSandeep Paulraj 	uint b_max;
281e9550449SChe-Liang Chiou 	char op_cond_pending;	/* 1 if we are waiting on an op_cond command */
282e9550449SChe-Liang Chiou 	char init_in_progress;	/* 1 if we have done mmc_start_init() */
283e9550449SChe-Liang Chiou 	char preinit;		/* start init as early as possible */
284e9550449SChe-Liang Chiou 	uint op_cond_response;	/* the response byte from the last op_cond */
285272cc70bSAndy Fleming };
286272cc70bSAndy Fleming 
287272cc70bSAndy Fleming int mmc_register(struct mmc *mmc);
288272cc70bSAndy Fleming int mmc_initialize(bd_t *bis);
289272cc70bSAndy Fleming int mmc_init(struct mmc *mmc);
290272cc70bSAndy Fleming int mmc_read(struct mmc *mmc, u64 src, uchar *dst, int size);
2914a6ee172SJerry Huang void mmc_set_clock(struct mmc *mmc, uint clock);
292272cc70bSAndy Fleming struct mmc *find_mmc_device(int dev_num);
29389716964SSteve Sakoman int mmc_set_dev(int dev_num);
294272cc70bSAndy Fleming void print_mmc_devices(char separator);
295ea6ebe21SLei Wen int get_mmc_num(void);
296314284b1SThierry Reding int board_mmc_getcd(struct mmc *mmc);
297bc897b1dSLei Wen int mmc_switch_part(int dev_num, unsigned int part_num);
29848972d90SThierry Reding int mmc_getcd(struct mmc *mmc);
299d23d8d7eSNikita Kiryanov int mmc_getwp(struct mmc *mmc);
3000d986e61SLad, Prabhakar void spl_mmc_load(void) __noreturn;
301272cc70bSAndy Fleming 
302e9550449SChe-Liang Chiou /**
303e9550449SChe-Liang Chiou  * Start device initialization and return immediately; it does not block on
304e9550449SChe-Liang Chiou  * polling OCR (operation condition register) status.  Then you should call
305e9550449SChe-Liang Chiou  * mmc_init, which would block on polling OCR status and complete the device
306e9550449SChe-Liang Chiou  * initializatin.
307e9550449SChe-Liang Chiou  *
308e9550449SChe-Liang Chiou  * @param mmc	Pointer to a MMC device struct
309e9550449SChe-Liang Chiou  * @return 0 on success, IN_PROGRESS on waiting for OCR status, <0 on error.
310e9550449SChe-Liang Chiou  */
311e9550449SChe-Liang Chiou int mmc_start_init(struct mmc *mmc);
312e9550449SChe-Liang Chiou 
313e9550449SChe-Liang Chiou /**
314e9550449SChe-Liang Chiou  * Set preinit flag of mmc device.
315e9550449SChe-Liang Chiou  *
316e9550449SChe-Liang Chiou  * This will cause the device to be pre-inited during mmc_initialize(),
317e9550449SChe-Liang Chiou  * which may save boot time if the device is not accessed until later.
318e9550449SChe-Liang Chiou  * Some eMMC devices take 200-300ms to init, but unfortunately they
319e9550449SChe-Liang Chiou  * must be sent a series of commands to even get them to start preparing
320e9550449SChe-Liang Chiou  * for operation.
321e9550449SChe-Liang Chiou  *
322e9550449SChe-Liang Chiou  * @param mmc		Pointer to a MMC device struct
323e9550449SChe-Liang Chiou  * @param preinit	preinit flag value
324e9550449SChe-Liang Chiou  */
325e9550449SChe-Liang Chiou void mmc_set_preinit(struct mmc *mmc, int preinit);
326e9550449SChe-Liang Chiou 
3271592ef85SReinhard Meyer #ifdef CONFIG_GENERIC_MMC
328d52ebf10SThomas Chou #define mmc_host_is_spi(mmc)	((mmc)->host_caps & MMC_MODE_SPI)
329d52ebf10SThomas Chou struct mmc *mmc_spi_init(uint bus, uint cs, uint speed, uint mode);
3301592ef85SReinhard Meyer #else
331272cc70bSAndy Fleming int mmc_legacy_init(int verbose);
332272cc70bSAndy Fleming #endif
3331592ef85SReinhard Meyer 
33471f95118Swdenk #endif /* _MMC_H_ */
335