xref: /rk3399_rockchip-uboot/include/mmc.h (revision f022d36e8a4517b2a9d25ff2d75bd2459d0c68b1)
171f95118Swdenk /*
24a6ee172SJerry Huang  * Copyright 2008,2010 Freescale Semiconductor, Inc
3272cc70bSAndy Fleming  * Andy Fleming
4272cc70bSAndy Fleming  *
5272cc70bSAndy Fleming  * Based (loosely) on the Linux code
671f95118Swdenk  *
71a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
871f95118Swdenk  */
971f95118Swdenk 
1071f95118Swdenk #ifndef _MMC_H_
1171f95118Swdenk #define _MMC_H_
1271f95118Swdenk 
13272cc70bSAndy Fleming #include <linux/list.h>
140d986e61SLad, Prabhakar #include <linux/compiler.h>
1507a2d42cSMateusz Zalega #include <part.h>
16272cc70bSAndy Fleming 
17272cc70bSAndy Fleming #define SD_VERSION_SD	0x20000
181741c64dSJaehoon Chung #define SD_VERSION_3	(SD_VERSION_SD | 0x300)
1964f4a619SJaehoon Chung #define SD_VERSION_2	(SD_VERSION_SD | 0x200)
2064f4a619SJaehoon Chung #define SD_VERSION_1_0	(SD_VERSION_SD | 0x100)
2164f4a619SJaehoon Chung #define SD_VERSION_1_10	(SD_VERSION_SD | 0x10a)
22272cc70bSAndy Fleming #define MMC_VERSION_MMC		0x10000
23272cc70bSAndy Fleming #define MMC_VERSION_UNKNOWN	(MMC_VERSION_MMC)
2464f4a619SJaehoon Chung #define MMC_VERSION_1_2		(MMC_VERSION_MMC | 0x102)
2564f4a619SJaehoon Chung #define MMC_VERSION_1_4		(MMC_VERSION_MMC | 0x104)
2664f4a619SJaehoon Chung #define MMC_VERSION_2_2		(MMC_VERSION_MMC | 0x202)
2764f4a619SJaehoon Chung #define MMC_VERSION_3		(MMC_VERSION_MMC | 0x300)
2864f4a619SJaehoon Chung #define MMC_VERSION_4		(MMC_VERSION_MMC | 0x400)
2964f4a619SJaehoon Chung #define MMC_VERSION_4_1		(MMC_VERSION_MMC | 0x401)
3064f4a619SJaehoon Chung #define MMC_VERSION_4_2		(MMC_VERSION_MMC | 0x402)
3164f4a619SJaehoon Chung #define MMC_VERSION_4_3		(MMC_VERSION_MMC | 0x403)
3264f4a619SJaehoon Chung #define MMC_VERSION_4_41	(MMC_VERSION_MMC | 0x429)
3364f4a619SJaehoon Chung #define MMC_VERSION_4_5		(MMC_VERSION_MMC | 0x405)
34edab723bSMarkus Niebel #define MMC_VERSION_5_0		(MMC_VERSION_MMC | 0x500)
35272cc70bSAndy Fleming 
368caf46d1SJaehoon Chung #define MMC_MODE_HS		(1 << 0)
378caf46d1SJaehoon Chung #define MMC_MODE_HS_52MHz	(1 << 1)
388caf46d1SJaehoon Chung #define MMC_MODE_4BIT		(1 << 2)
398caf46d1SJaehoon Chung #define MMC_MODE_8BIT		(1 << 3)
408caf46d1SJaehoon Chung #define MMC_MODE_SPI		(1 << 4)
418caf46d1SJaehoon Chung #define MMC_MODE_HC		(1 << 5)
42d22e3d46SJaehoon Chung #define MMC_MODE_DDR_52MHz	(1 << 6)
4362722036SŁukasz Majewski 
44272cc70bSAndy Fleming #define SD_DATA_4BIT	0x00040000
45272cc70bSAndy Fleming 
4679b91de9SAlbin Tonnerre #define IS_SD(x) (x->version & SD_VERSION_SD)
47272cc70bSAndy Fleming 
48272cc70bSAndy Fleming #define MMC_DATA_READ		1
49272cc70bSAndy Fleming #define MMC_DATA_WRITE		2
50272cc70bSAndy Fleming 
51272cc70bSAndy Fleming #define NO_CARD_ERR		-16 /* No SD/MMC card inserted */
52272cc70bSAndy Fleming #define UNUSABLE_ERR		-17 /* Unusable Card */
53272cc70bSAndy Fleming #define COMM_ERR		-18 /* Communications Error */
54272cc70bSAndy Fleming #define TIMEOUT			-19
55e9550449SChe-Liang Chiou #define IN_PROGRESS		-20 /* operation is in progress */
566b2221b0SAndrew Gabbasov #define SWITCH_ERR		-21 /* Card reports failure to switch mode */
57272cc70bSAndy Fleming 
58341188b9SHaavard Skinnemoen #define MMC_CMD_GO_IDLE_STATE		0
59341188b9SHaavard Skinnemoen #define MMC_CMD_SEND_OP_COND		1
60341188b9SHaavard Skinnemoen #define MMC_CMD_ALL_SEND_CID		2
61341188b9SHaavard Skinnemoen #define MMC_CMD_SET_RELATIVE_ADDR	3
62341188b9SHaavard Skinnemoen #define MMC_CMD_SET_DSR			4
63272cc70bSAndy Fleming #define MMC_CMD_SWITCH			6
64341188b9SHaavard Skinnemoen #define MMC_CMD_SELECT_CARD		7
65272cc70bSAndy Fleming #define MMC_CMD_SEND_EXT_CSD		8
66341188b9SHaavard Skinnemoen #define MMC_CMD_SEND_CSD		9
67341188b9SHaavard Skinnemoen #define MMC_CMD_SEND_CID		10
68272cc70bSAndy Fleming #define MMC_CMD_STOP_TRANSMISSION	12
69341188b9SHaavard Skinnemoen #define MMC_CMD_SEND_STATUS		13
70341188b9SHaavard Skinnemoen #define MMC_CMD_SET_BLOCKLEN		16
71341188b9SHaavard Skinnemoen #define MMC_CMD_READ_SINGLE_BLOCK	17
72341188b9SHaavard Skinnemoen #define MMC_CMD_READ_MULTIPLE_BLOCK	18
7391fdabc6SPierre Aubert #define MMC_CMD_SET_BLOCK_COUNT         23
74272cc70bSAndy Fleming #define MMC_CMD_WRITE_SINGLE_BLOCK	24
75272cc70bSAndy Fleming #define MMC_CMD_WRITE_MULTIPLE_BLOCK	25
76e6f99a56SLei Wen #define MMC_CMD_ERASE_GROUP_START	35
77e6f99a56SLei Wen #define MMC_CMD_ERASE_GROUP_END		36
78e6f99a56SLei Wen #define MMC_CMD_ERASE			38
79341188b9SHaavard Skinnemoen #define MMC_CMD_APP_CMD			55
80d52ebf10SThomas Chou #define MMC_CMD_SPI_READ_OCR		58
81d52ebf10SThomas Chou #define MMC_CMD_SPI_CRC_ON_OFF		59
823690d6d6SAmar #define MMC_CMD_RES_MAN			62
833690d6d6SAmar 
843690d6d6SAmar #define MMC_CMD62_ARG1			0xefac62ec
853690d6d6SAmar #define MMC_CMD62_ARG2			0xcbaea7
863690d6d6SAmar 
87341188b9SHaavard Skinnemoen 
88341188b9SHaavard Skinnemoen #define SD_CMD_SEND_RELATIVE_ADDR	3
89272cc70bSAndy Fleming #define SD_CMD_SWITCH_FUNC		6
90341188b9SHaavard Skinnemoen #define SD_CMD_SEND_IF_COND		8
91*f022d36eSOtavio Salvador #define SD_CMD_SWITCH_UHS18V		11
92341188b9SHaavard Skinnemoen 
93341188b9SHaavard Skinnemoen #define SD_CMD_APP_SET_BUS_WIDTH	6
94e6f99a56SLei Wen #define SD_CMD_ERASE_WR_BLK_START	32
95e6f99a56SLei Wen #define SD_CMD_ERASE_WR_BLK_END		33
96341188b9SHaavard Skinnemoen #define SD_CMD_APP_SEND_OP_COND		41
97272cc70bSAndy Fleming #define SD_CMD_APP_SEND_SCR		51
98272cc70bSAndy Fleming 
99272cc70bSAndy Fleming /* SCR definitions in different words */
100272cc70bSAndy Fleming #define SD_HIGHSPEED_BUSY	0x00020000
101272cc70bSAndy Fleming #define SD_HIGHSPEED_SUPPORTED	0x00020000
102272cc70bSAndy Fleming 
1030b453ffeSRabin Vincent #define OCR_BUSY		0x80000000
104272cc70bSAndy Fleming #define OCR_HCS			0x40000000
10531cacbabSRaffaele Recalcati #define OCR_VOLTAGE_MASK	0x007FFF80
10631cacbabSRaffaele Recalcati #define OCR_ACCESS_MODE		0x60000000
107272cc70bSAndy Fleming 
108e6f99a56SLei Wen #define SECURE_ERASE		0x80000000
109e6f99a56SLei Wen 
1105d4fc8d9SRaffaele Recalcati #define MMC_STATUS_MASK		(~0x0206BF7F)
1116b2221b0SAndrew Gabbasov #define MMC_STATUS_SWITCH_ERROR	(1 << 7)
1125d4fc8d9SRaffaele Recalcati #define MMC_STATUS_RDY_FOR_DATA (1 << 8)
1135d4fc8d9SRaffaele Recalcati #define MMC_STATUS_CURR_STATE	(0xf << 9)
114ed018b21SThomas Chou #define MMC_STATUS_ERROR	(1 << 19)
1155d4fc8d9SRaffaele Recalcati 
116d617c426SJan Kloetzke #define MMC_STATE_PRG		(7 << 9)
117d617c426SJan Kloetzke 
118272cc70bSAndy Fleming #define MMC_VDD_165_195		0x00000080	/* VDD voltage 1.65 - 1.95 */
119272cc70bSAndy Fleming #define MMC_VDD_20_21		0x00000100	/* VDD voltage 2.0 ~ 2.1 */
120272cc70bSAndy Fleming #define MMC_VDD_21_22		0x00000200	/* VDD voltage 2.1 ~ 2.2 */
121272cc70bSAndy Fleming #define MMC_VDD_22_23		0x00000400	/* VDD voltage 2.2 ~ 2.3 */
122272cc70bSAndy Fleming #define MMC_VDD_23_24		0x00000800	/* VDD voltage 2.3 ~ 2.4 */
123272cc70bSAndy Fleming #define MMC_VDD_24_25		0x00001000	/* VDD voltage 2.4 ~ 2.5 */
124272cc70bSAndy Fleming #define MMC_VDD_25_26		0x00002000	/* VDD voltage 2.5 ~ 2.6 */
125272cc70bSAndy Fleming #define MMC_VDD_26_27		0x00004000	/* VDD voltage 2.6 ~ 2.7 */
126272cc70bSAndy Fleming #define MMC_VDD_27_28		0x00008000	/* VDD voltage 2.7 ~ 2.8 */
127272cc70bSAndy Fleming #define MMC_VDD_28_29		0x00010000	/* VDD voltage 2.8 ~ 2.9 */
128272cc70bSAndy Fleming #define MMC_VDD_29_30		0x00020000	/* VDD voltage 2.9 ~ 3.0 */
129272cc70bSAndy Fleming #define MMC_VDD_30_31		0x00040000	/* VDD voltage 3.0 ~ 3.1 */
130272cc70bSAndy Fleming #define MMC_VDD_31_32		0x00080000	/* VDD voltage 3.1 ~ 3.2 */
131272cc70bSAndy Fleming #define MMC_VDD_32_33		0x00100000	/* VDD voltage 3.2 ~ 3.3 */
132272cc70bSAndy Fleming #define MMC_VDD_33_34		0x00200000	/* VDD voltage 3.3 ~ 3.4 */
133272cc70bSAndy Fleming #define MMC_VDD_34_35		0x00400000	/* VDD voltage 3.4 ~ 3.5 */
134272cc70bSAndy Fleming #define MMC_VDD_35_36		0x00800000	/* VDD voltage 3.5 ~ 3.6 */
135272cc70bSAndy Fleming 
136272cc70bSAndy Fleming #define MMC_SWITCH_MODE_CMD_SET		0x00 /* Change the command set */
137272cc70bSAndy Fleming #define MMC_SWITCH_MODE_SET_BITS	0x01 /* Set bits in EXT_CSD byte
138272cc70bSAndy Fleming 						addressed by index which are
139272cc70bSAndy Fleming 						1 in value field */
140272cc70bSAndy Fleming #define MMC_SWITCH_MODE_CLEAR_BITS	0x02 /* Clear bits in EXT_CSD byte
141272cc70bSAndy Fleming 						addressed by index, which are
142272cc70bSAndy Fleming 						1 in value field */
143272cc70bSAndy Fleming #define MMC_SWITCH_MODE_WRITE_BYTE	0x03 /* Set target byte to value */
144272cc70bSAndy Fleming 
145272cc70bSAndy Fleming #define SD_SWITCH_CHECK		0
146272cc70bSAndy Fleming #define SD_SWITCH_SWITCH	1
147272cc70bSAndy Fleming 
148272cc70bSAndy Fleming /*
149272cc70bSAndy Fleming  * EXT_CSD fields
150272cc70bSAndy Fleming  */
151a7f852b6SDiego Santa Cruz #define EXT_CSD_ENH_START_ADDR		136	/* R/W */
152a7f852b6SDiego Santa Cruz #define EXT_CSD_ENH_SIZE_MULT		140	/* R/W */
153f866a46dSStephen Warren #define EXT_CSD_GP_SIZE_MULT		143	/* R/W */
154d7b29129SMarkus Niebel #define EXT_CSD_PARTITION_SETTING	155	/* R/W */
1551937e5aaSOliver Metz #define EXT_CSD_PARTITIONS_ATTRIBUTE	156	/* R/W */
156ac9da0e0SDiego Santa Cruz #define EXT_CSD_MAX_ENH_SIZE_MULT	157	/* R */
1570560db18SLei Wen #define EXT_CSD_PARTITIONING_SUPPORT	160	/* RO */
15833ace362STom Rini #define EXT_CSD_RST_N_FUNCTION		162	/* R/W */
1598dda5b0eSDiego Santa Cruz #define EXT_CSD_WR_REL_PARAM		166	/* R */
1608dda5b0eSDiego Santa Cruz #define EXT_CSD_WR_REL_SET		167	/* R/W */
161f866a46dSStephen Warren #define EXT_CSD_RPMB_MULT		168	/* RO */
1620560db18SLei Wen #define EXT_CSD_ERASE_GROUP_DEF		175	/* R/W */
1633690d6d6SAmar #define EXT_CSD_BOOT_BUS_WIDTH		177
164bc897b1dSLei Wen #define EXT_CSD_PART_CONF		179	/* R/W */
165272cc70bSAndy Fleming #define EXT_CSD_BUS_WIDTH		183	/* R/W */
166272cc70bSAndy Fleming #define EXT_CSD_HS_TIMING		185	/* R/W */
167272cc70bSAndy Fleming #define EXT_CSD_REV			192	/* RO */
1680560db18SLei Wen #define EXT_CSD_CARD_TYPE		196	/* RO */
169272cc70bSAndy Fleming #define EXT_CSD_SEC_CNT			212	/* RO, 4 bytes */
170f866a46dSStephen Warren #define EXT_CSD_HC_WP_GRP_SIZE		221	/* RO */
1710560db18SLei Wen #define EXT_CSD_HC_ERASE_GRP_SIZE	224	/* RO */
1728948ea83SStephen Warren #define EXT_CSD_BOOT_MULT		226	/* RO */
173272cc70bSAndy Fleming 
174272cc70bSAndy Fleming /*
175272cc70bSAndy Fleming  * EXT_CSD field definitions
176272cc70bSAndy Fleming  */
177272cc70bSAndy Fleming 
178272cc70bSAndy Fleming #define EXT_CSD_CMD_SET_NORMAL		(1 << 0)
179272cc70bSAndy Fleming #define EXT_CSD_CMD_SET_SECURE		(1 << 1)
180272cc70bSAndy Fleming #define EXT_CSD_CMD_SET_CPSECURE	(1 << 2)
181272cc70bSAndy Fleming 
182272cc70bSAndy Fleming #define EXT_CSD_CARD_TYPE_26	(1 << 0)	/* Card can run at 26MHz */
183272cc70bSAndy Fleming #define EXT_CSD_CARD_TYPE_52	(1 << 1)	/* Card can run at 52MHz */
184d22e3d46SJaehoon Chung #define EXT_CSD_CARD_TYPE_DDR_1_8V	(1 << 2)
185d22e3d46SJaehoon Chung #define EXT_CSD_CARD_TYPE_DDR_1_2V	(1 << 3)
186d22e3d46SJaehoon Chung #define EXT_CSD_CARD_TYPE_DDR_52	(EXT_CSD_CARD_TYPE_DDR_1_8V \
187d22e3d46SJaehoon Chung 					| EXT_CSD_CARD_TYPE_DDR_1_2V)
188272cc70bSAndy Fleming 
189272cc70bSAndy Fleming #define EXT_CSD_BUS_WIDTH_1	0	/* Card is in 1 bit mode */
190272cc70bSAndy Fleming #define EXT_CSD_BUS_WIDTH_4	1	/* Card is in 4 bit mode */
191272cc70bSAndy Fleming #define EXT_CSD_BUS_WIDTH_8	2	/* Card is in 8 bit mode */
192d22e3d46SJaehoon Chung #define EXT_CSD_DDR_BUS_WIDTH_4	5	/* Card is in 4 bit DDR mode */
193d22e3d46SJaehoon Chung #define EXT_CSD_DDR_BUS_WIDTH_8	6	/* Card is in 8 bit DDR mode */
194341188b9SHaavard Skinnemoen 
1953690d6d6SAmar #define EXT_CSD_BOOT_ACK_ENABLE			(1 << 6)
1963690d6d6SAmar #define EXT_CSD_BOOT_PARTITION_ENABLE		(1 << 3)
1973690d6d6SAmar #define EXT_CSD_PARTITION_ACCESS_ENABLE		(1 << 0)
1983690d6d6SAmar #define EXT_CSD_PARTITION_ACCESS_DISABLE	(0 << 0)
1993690d6d6SAmar 
2003690d6d6SAmar #define EXT_CSD_BOOT_ACK(x)		(x << 6)
2013690d6d6SAmar #define EXT_CSD_BOOT_PART_NUM(x)	(x << 3)
2023690d6d6SAmar #define EXT_CSD_PARTITION_ACCESS(x)	(x << 0)
2033690d6d6SAmar 
2045a99b9deSTom Rini #define EXT_CSD_BOOT_BUS_WIDTH_MODE(x)	(x << 3)
2055a99b9deSTom Rini #define EXT_CSD_BOOT_BUS_WIDTH_RESET(x)	(x << 2)
2065a99b9deSTom Rini #define EXT_CSD_BOOT_BUS_WIDTH_WIDTH(x)	(x)
2073690d6d6SAmar 
208d7b29129SMarkus Niebel #define EXT_CSD_PARTITION_SETTING_COMPLETED	(1 << 0)
209d7b29129SMarkus Niebel 
210c3dbb4f9SDiego Santa Cruz #define EXT_CSD_ENH_USR		(1 << 0)	/* user data area is enhanced */
211c3dbb4f9SDiego Santa Cruz #define EXT_CSD_ENH_GP(x)	(1 << ((x)+1))	/* GP part (x+1) is enhanced */
212c3dbb4f9SDiego Santa Cruz 
2138dda5b0eSDiego Santa Cruz #define EXT_CSD_HS_CTRL_REL	(1 << 0)	/* host controlled WR_REL_SET */
2148dda5b0eSDiego Santa Cruz 
2158dda5b0eSDiego Santa Cruz #define EXT_CSD_WR_DATA_REL_USR		(1 << 0)	/* user data area WR_REL */
2168dda5b0eSDiego Santa Cruz #define EXT_CSD_WR_DATA_REL_GP(x)	(1 << ((x)+1))	/* GP part (x+1) WR_REL */
2178dda5b0eSDiego Santa Cruz 
2181de97f98SAndy Fleming #define R1_ILLEGAL_COMMAND		(1 << 22)
2191de97f98SAndy Fleming #define R1_APP_CMD			(1 << 5)
2201de97f98SAndy Fleming 
221272cc70bSAndy Fleming #define MMC_RSP_PRESENT (1 << 0)
222272cc70bSAndy Fleming #define MMC_RSP_136	(1 << 1)		/* 136 bit response */
223272cc70bSAndy Fleming #define MMC_RSP_CRC	(1 << 2)		/* expect valid crc */
224272cc70bSAndy Fleming #define MMC_RSP_BUSY	(1 << 3)		/* card may send busy */
225272cc70bSAndy Fleming #define MMC_RSP_OPCODE	(1 << 4)		/* response contains opcode */
226272cc70bSAndy Fleming 
227272cc70bSAndy Fleming #define MMC_RSP_NONE	(0)
228272cc70bSAndy Fleming #define MMC_RSP_R1	(MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE)
229272cc70bSAndy Fleming #define MMC_RSP_R1b	(MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE| \
230272cc70bSAndy Fleming 			MMC_RSP_BUSY)
231272cc70bSAndy Fleming #define MMC_RSP_R2	(MMC_RSP_PRESENT|MMC_RSP_136|MMC_RSP_CRC)
232272cc70bSAndy Fleming #define MMC_RSP_R3	(MMC_RSP_PRESENT)
233272cc70bSAndy Fleming #define MMC_RSP_R4	(MMC_RSP_PRESENT)
234272cc70bSAndy Fleming #define MMC_RSP_R5	(MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE)
235272cc70bSAndy Fleming #define MMC_RSP_R6	(MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE)
236272cc70bSAndy Fleming #define MMC_RSP_R7	(MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE)
237272cc70bSAndy Fleming 
238bc897b1dSLei Wen #define MMCPART_NOAVAILABLE	(0xff)
239bc897b1dSLei Wen #define PART_ACCESS_MASK	(0x7)
240bc897b1dSLei Wen #define PART_SUPPORT		(0x1)
241c3dbb4f9SDiego Santa Cruz #define ENHNCD_SUPPORT		(0x2)
2421937e5aaSOliver Metz #define PART_ENH_ATTRIB		(0x1f)
24371f95118Swdenk 
2448bfa195eSSimon Glass /* Maximum block size for MMC */
2458bfa195eSSimon Glass #define MMC_MAX_BLOCK_LEN	512
2468bfa195eSSimon Glass 
2473690d6d6SAmar /* The number of MMC physical partitions.  These consist of:
2483690d6d6SAmar  * boot partitions (2), general purpose partitions (4) in MMC v4.4.
2493690d6d6SAmar  */
2503690d6d6SAmar #define MMC_NUM_BOOT_PARTITION	2
25191fdabc6SPierre Aubert #define MMC_PART_RPMB           3       /* RPMB partition number */
2523690d6d6SAmar 
2531de97f98SAndy Fleming struct mmc_cid {
2541de97f98SAndy Fleming 	unsigned long psn;
2551de97f98SAndy Fleming 	unsigned short oid;
2561de97f98SAndy Fleming 	unsigned char mid;
2571de97f98SAndy Fleming 	unsigned char prv;
2581de97f98SAndy Fleming 	unsigned char mdt;
2591de97f98SAndy Fleming 	char pnm[7];
2601de97f98SAndy Fleming };
2611de97f98SAndy Fleming 
262272cc70bSAndy Fleming struct mmc_cmd {
263272cc70bSAndy Fleming 	ushort cmdidx;
264272cc70bSAndy Fleming 	uint resp_type;
265272cc70bSAndy Fleming 	uint cmdarg;
2660b453ffeSRabin Vincent 	uint response[4];
267272cc70bSAndy Fleming };
268272cc70bSAndy Fleming 
269272cc70bSAndy Fleming struct mmc_data {
270272cc70bSAndy Fleming 	union {
271272cc70bSAndy Fleming 		char *dest;
272272cc70bSAndy Fleming 		const char *src; /* src buffers don't get written to */
273272cc70bSAndy Fleming 	};
274272cc70bSAndy Fleming 	uint flags;
275272cc70bSAndy Fleming 	uint blocks;
276272cc70bSAndy Fleming 	uint blocksize;
277272cc70bSAndy Fleming };
278272cc70bSAndy Fleming 
279ab769f22SPantelis Antoniou /* forward decl. */
280ab769f22SPantelis Antoniou struct mmc;
281ab769f22SPantelis Antoniou 
282ab769f22SPantelis Antoniou struct mmc_ops {
283ab769f22SPantelis Antoniou 	int (*send_cmd)(struct mmc *mmc,
284ab769f22SPantelis Antoniou 			struct mmc_cmd *cmd, struct mmc_data *data);
285ab769f22SPantelis Antoniou 	void (*set_ios)(struct mmc *mmc);
286ab769f22SPantelis Antoniou 	int (*init)(struct mmc *mmc);
287ab769f22SPantelis Antoniou 	int (*getcd)(struct mmc *mmc);
288ab769f22SPantelis Antoniou 	int (*getwp)(struct mmc *mmc);
289ab769f22SPantelis Antoniou };
290ab769f22SPantelis Antoniou 
29193bfd616SPantelis Antoniou struct mmc_config {
29293bfd616SPantelis Antoniou 	const char *name;
29393bfd616SPantelis Antoniou 	const struct mmc_ops *ops;
29493bfd616SPantelis Antoniou 	uint host_caps;
295272cc70bSAndy Fleming 	uint voltages;
296272cc70bSAndy Fleming 	uint f_min;
297272cc70bSAndy Fleming 	uint f_max;
29893bfd616SPantelis Antoniou 	uint b_max;
29993bfd616SPantelis Antoniou 	unsigned char part_type;
30093bfd616SPantelis Antoniou };
30193bfd616SPantelis Antoniou 
30293bfd616SPantelis Antoniou /* TODO struct mmc should be in mmc_private but it's hard to fix right now */
30393bfd616SPantelis Antoniou struct mmc {
30493bfd616SPantelis Antoniou 	struct list_head link;
30593bfd616SPantelis Antoniou 	const struct mmc_config *cfg;	/* provided configuration */
30693bfd616SPantelis Antoniou 	uint version;
30793bfd616SPantelis Antoniou 	void *priv;
30893bfd616SPantelis Antoniou 	uint has_init;
309272cc70bSAndy Fleming 	int high_capacity;
310272cc70bSAndy Fleming 	uint bus_width;
311272cc70bSAndy Fleming 	uint clock;
312272cc70bSAndy Fleming 	uint card_caps;
313272cc70bSAndy Fleming 	uint ocr;
314ab71188cSMarkus Niebel 	uint dsr;
315ab71188cSMarkus Niebel 	uint dsr_imp;
316272cc70bSAndy Fleming 	uint scr[2];
317272cc70bSAndy Fleming 	uint csd[4];
3180b453ffeSRabin Vincent 	uint cid[4];
319272cc70bSAndy Fleming 	ushort rca;
320c3dbb4f9SDiego Santa Cruz 	u8 part_support;
321c3dbb4f9SDiego Santa Cruz 	u8 part_attr;
3229e41a00bSDiego Santa Cruz 	u8 wr_rel_set;
323bc897b1dSLei Wen 	char part_config;
324bc897b1dSLei Wen 	char part_num;
325272cc70bSAndy Fleming 	uint tran_speed;
326272cc70bSAndy Fleming 	uint read_bl_len;
327272cc70bSAndy Fleming 	uint write_bl_len;
328a4ff9f83SDiego Santa Cruz 	uint erase_grp_size;	/* in 512-byte sectors */
329037dc0abSDiego Santa Cruz 	uint hc_wp_grp_size;	/* in 512-byte sectors */
330272cc70bSAndy Fleming 	u64 capacity;
331f866a46dSStephen Warren 	u64 capacity_user;
332f866a46dSStephen Warren 	u64 capacity_boot;
333f866a46dSStephen Warren 	u64 capacity_rpmb;
334f866a46dSStephen Warren 	u64 capacity_gp[4];
335a7f852b6SDiego Santa Cruz 	u64 enh_user_start;
336a7f852b6SDiego Santa Cruz 	u64 enh_user_size;
337272cc70bSAndy Fleming 	block_dev_desc_t block_dev;
338e9550449SChe-Liang Chiou 	char op_cond_pending;	/* 1 if we are waiting on an op_cond command */
339e9550449SChe-Liang Chiou 	char init_in_progress;	/* 1 if we have done mmc_start_init() */
340e9550449SChe-Liang Chiou 	char preinit;		/* start init as early as possible */
341e9550449SChe-Liang Chiou 	uint op_cond_response;	/* the response byte from the last op_cond */
342786e8f81SAndrew Gabbasov 	int ddr_mode;
343272cc70bSAndy Fleming };
344272cc70bSAndy Fleming 
345ac9da0e0SDiego Santa Cruz struct mmc_hwpart_conf {
346ac9da0e0SDiego Santa Cruz 	struct {
347ac9da0e0SDiego Santa Cruz 		uint enh_start;	/* in 512-byte sectors */
348ac9da0e0SDiego Santa Cruz 		uint enh_size;	/* in 512-byte sectors, if 0 no enh area */
3498dda5b0eSDiego Santa Cruz 		unsigned wr_rel_change : 1;
3508dda5b0eSDiego Santa Cruz 		unsigned wr_rel_set : 1;
351ac9da0e0SDiego Santa Cruz 	} user;
352ac9da0e0SDiego Santa Cruz 	struct {
353ac9da0e0SDiego Santa Cruz 		uint size;	/* in 512-byte sectors */
3548dda5b0eSDiego Santa Cruz 		unsigned enhanced : 1;
3558dda5b0eSDiego Santa Cruz 		unsigned wr_rel_change : 1;
3568dda5b0eSDiego Santa Cruz 		unsigned wr_rel_set : 1;
357ac9da0e0SDiego Santa Cruz 	} gp_part[4];
358ac9da0e0SDiego Santa Cruz };
359ac9da0e0SDiego Santa Cruz 
360ac9da0e0SDiego Santa Cruz enum mmc_hwpart_conf_mode {
361ac9da0e0SDiego Santa Cruz 	MMC_HWPART_CONF_CHECK,
362ac9da0e0SDiego Santa Cruz 	MMC_HWPART_CONF_SET,
363ac9da0e0SDiego Santa Cruz 	MMC_HWPART_CONF_COMPLETE,
364ac9da0e0SDiego Santa Cruz };
365ac9da0e0SDiego Santa Cruz 
366272cc70bSAndy Fleming int mmc_register(struct mmc *mmc);
36793bfd616SPantelis Antoniou struct mmc *mmc_create(const struct mmc_config *cfg, void *priv);
36893bfd616SPantelis Antoniou void mmc_destroy(struct mmc *mmc);
369272cc70bSAndy Fleming int mmc_initialize(bd_t *bis);
370272cc70bSAndy Fleming int mmc_init(struct mmc *mmc);
371272cc70bSAndy Fleming int mmc_read(struct mmc *mmc, u64 src, uchar *dst, int size);
3724a6ee172SJerry Huang void mmc_set_clock(struct mmc *mmc, uint clock);
373272cc70bSAndy Fleming struct mmc *find_mmc_device(int dev_num);
37489716964SSteve Sakoman int mmc_set_dev(int dev_num);
375272cc70bSAndy Fleming void print_mmc_devices(char separator);
376ea6ebe21SLei Wen int get_mmc_num(void);
377bc897b1dSLei Wen int mmc_switch_part(int dev_num, unsigned int part_num);
378ac9da0e0SDiego Santa Cruz int mmc_hwpart_config(struct mmc *mmc, const struct mmc_hwpart_conf *conf,
379ac9da0e0SDiego Santa Cruz 		      enum mmc_hwpart_conf_mode mode);
38048972d90SThierry Reding int mmc_getcd(struct mmc *mmc);
381750121c3SJeroen Hofstee int board_mmc_getcd(struct mmc *mmc);
382d23d8d7eSNikita Kiryanov int mmc_getwp(struct mmc *mmc);
383750121c3SJeroen Hofstee int board_mmc_getwp(struct mmc *mmc);
384ab71188cSMarkus Niebel int mmc_set_dsr(struct mmc *mmc, u16 val);
3853690d6d6SAmar /* Function to change the size of boot partition and rpmb partitions */
3863690d6d6SAmar int mmc_boot_partition_size_change(struct mmc *mmc, unsigned long bootsize,
3873690d6d6SAmar 					unsigned long rpmbsize);
388792970b0STom Rini /* Function to modify the PARTITION_CONFIG field of EXT_CSD */
389792970b0STom Rini int mmc_set_part_conf(struct mmc *mmc, u8 ack, u8 part_num, u8 access);
3905a99b9deSTom Rini /* Function to modify the BOOT_BUS_WIDTH field of EXT_CSD */
3915a99b9deSTom Rini int mmc_set_boot_bus_width(struct mmc *mmc, u8 width, u8 reset, u8 mode);
39233ace362STom Rini /* Function to modify the RST_n_FUNCTION field of EXT_CSD */
39333ace362STom Rini int mmc_set_rst_n_function(struct mmc *mmc, u8 enable);
39491fdabc6SPierre Aubert /* Functions to read / write the RPMB partition */
39591fdabc6SPierre Aubert int mmc_rpmb_set_key(struct mmc *mmc, void *key);
39691fdabc6SPierre Aubert int mmc_rpmb_get_counter(struct mmc *mmc, unsigned long *counter);
39791fdabc6SPierre Aubert int mmc_rpmb_read(struct mmc *mmc, void *addr, unsigned short blk,
39891fdabc6SPierre Aubert 		  unsigned short cnt, unsigned char *key);
39991fdabc6SPierre Aubert int mmc_rpmb_write(struct mmc *mmc, void *addr, unsigned short blk,
40091fdabc6SPierre Aubert 		   unsigned short cnt, unsigned char *key);
401e9550449SChe-Liang Chiou /**
402e9550449SChe-Liang Chiou  * Start device initialization and return immediately; it does not block on
403e9550449SChe-Liang Chiou  * polling OCR (operation condition register) status.  Then you should call
404e9550449SChe-Liang Chiou  * mmc_init, which would block on polling OCR status and complete the device
405e9550449SChe-Liang Chiou  * initializatin.
406e9550449SChe-Liang Chiou  *
407e9550449SChe-Liang Chiou  * @param mmc	Pointer to a MMC device struct
408e9550449SChe-Liang Chiou  * @return 0 on success, IN_PROGRESS on waiting for OCR status, <0 on error.
409e9550449SChe-Liang Chiou  */
410e9550449SChe-Liang Chiou int mmc_start_init(struct mmc *mmc);
411e9550449SChe-Liang Chiou 
412e9550449SChe-Liang Chiou /**
413e9550449SChe-Liang Chiou  * Set preinit flag of mmc device.
414e9550449SChe-Liang Chiou  *
415e9550449SChe-Liang Chiou  * This will cause the device to be pre-inited during mmc_initialize(),
416e9550449SChe-Liang Chiou  * which may save boot time if the device is not accessed until later.
417e9550449SChe-Liang Chiou  * Some eMMC devices take 200-300ms to init, but unfortunately they
418e9550449SChe-Liang Chiou  * must be sent a series of commands to even get them to start preparing
419e9550449SChe-Liang Chiou  * for operation.
420e9550449SChe-Liang Chiou  *
421e9550449SChe-Liang Chiou  * @param mmc		Pointer to a MMC device struct
422e9550449SChe-Liang Chiou  * @param preinit	preinit flag value
423e9550449SChe-Liang Chiou  */
424e9550449SChe-Liang Chiou void mmc_set_preinit(struct mmc *mmc, int preinit);
425e9550449SChe-Liang Chiou 
4261592ef85SReinhard Meyer #ifdef CONFIG_GENERIC_MMC
4278687d5c8SPaul Burton #ifdef CONFIG_MMC_SPI
4280b2da7e2STom Rini #define mmc_host_is_spi(mmc)	((mmc)->cfg->host_caps & MMC_MODE_SPI)
4298687d5c8SPaul Burton #else
4308687d5c8SPaul Burton #define mmc_host_is_spi(mmc)	0
4318687d5c8SPaul Burton #endif
432d52ebf10SThomas Chou struct mmc *mmc_spi_init(uint bus, uint cs, uint speed, uint mode);
4331592ef85SReinhard Meyer #else
434272cc70bSAndy Fleming int mmc_legacy_init(int verbose);
435272cc70bSAndy Fleming #endif
4361592ef85SReinhard Meyer 
43795de9ab2SPaul Kocialkowski void board_mmc_power_init(void);
4383c7ca967SFabio Estevam int board_mmc_init(bd_t *bis);
439750121c3SJeroen Hofstee int cpu_mmc_init(bd_t *bis);
440aeb80555SJeroen Hofstee int mmc_get_env_addr(struct mmc *mmc, int copy, u32 *env_addr);
4413c7ca967SFabio Estevam 
44291785f70SSimon Glass struct pci_device_id;
44391785f70SSimon Glass 
44491785f70SSimon Glass /**
44591785f70SSimon Glass  * pci_mmc_init() - set up PCI MMC devices
44691785f70SSimon Glass  *
44791785f70SSimon Glass  * This finds all the matching PCI IDs and sets them up as MMC devices.
44891785f70SSimon Glass  *
44991785f70SSimon Glass  * @name:		Name to use for devices
45091785f70SSimon Glass  * @mmc_supported:	PCI IDs to search for
45191785f70SSimon Glass  * @num_ids:		Number of elements in @mmc_supported
45291785f70SSimon Glass  */
45391785f70SSimon Glass int pci_mmc_init(const char *name, struct pci_device_id *mmc_supported,
45491785f70SSimon Glass 		 int num_ids);
45591785f70SSimon Glass 
45693bfd616SPantelis Antoniou /* Set block count limit because of 16 bit register limit on some hardware*/
45793bfd616SPantelis Antoniou #ifndef CONFIG_SYS_MMC_MAX_BLK_COUNT
45893bfd616SPantelis Antoniou #define CONFIG_SYS_MMC_MAX_BLK_COUNT 65535
45993bfd616SPantelis Antoniou #endif
46093bfd616SPantelis Antoniou 
46171f95118Swdenk #endif /* _MMC_H_ */
462