171f95118Swdenk /* 24a6ee172SJerry Huang * Copyright 2008,2010 Freescale Semiconductor, Inc 3272cc70bSAndy Fleming * Andy Fleming 4272cc70bSAndy Fleming * 5272cc70bSAndy Fleming * Based (loosely) on the Linux code 671f95118Swdenk * 71a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 871f95118Swdenk */ 971f95118Swdenk 1071f95118Swdenk #ifndef _MMC_H_ 1171f95118Swdenk #define _MMC_H_ 1271f95118Swdenk 13272cc70bSAndy Fleming #include <linux/list.h> 140d986e61SLad, Prabhakar #include <linux/compiler.h> 1507a2d42cSMateusz Zalega #include <part.h> 16272cc70bSAndy Fleming 174b7cee53SPantelis Antoniou /* SD/MMC version bits; 8 flags, 8 major, 8 minor, 8 change */ 184b7cee53SPantelis Antoniou #define SD_VERSION_SD (1U << 31) 194b7cee53SPantelis Antoniou #define MMC_VERSION_MMC (1U << 30) 204b7cee53SPantelis Antoniou 214b7cee53SPantelis Antoniou #define MAKE_SDMMC_VERSION(a, b, c) \ 224b7cee53SPantelis Antoniou ((((u32)(a)) << 16) | ((u32)(b) << 8) | (u32)(c)) 234b7cee53SPantelis Antoniou #define MAKE_SD_VERSION(a, b, c) \ 244b7cee53SPantelis Antoniou (SD_VERSION_SD | MAKE_SDMMC_VERSION(a, b, c)) 254b7cee53SPantelis Antoniou #define MAKE_MMC_VERSION(a, b, c) \ 264b7cee53SPantelis Antoniou (MMC_VERSION_MMC | MAKE_SDMMC_VERSION(a, b, c)) 274b7cee53SPantelis Antoniou 284b7cee53SPantelis Antoniou #define EXTRACT_SDMMC_MAJOR_VERSION(x) \ 294b7cee53SPantelis Antoniou (((u32)(x) >> 16) & 0xff) 304b7cee53SPantelis Antoniou #define EXTRACT_SDMMC_MINOR_VERSION(x) \ 314b7cee53SPantelis Antoniou (((u32)(x) >> 8) & 0xff) 324b7cee53SPantelis Antoniou #define EXTRACT_SDMMC_CHANGE_VERSION(x) \ 334b7cee53SPantelis Antoniou ((u32)(x) & 0xff) 344b7cee53SPantelis Antoniou 354b7cee53SPantelis Antoniou #define SD_VERSION_3 MAKE_SD_VERSION(3, 0, 0) 364b7cee53SPantelis Antoniou #define SD_VERSION_2 MAKE_SD_VERSION(2, 0, 0) 374b7cee53SPantelis Antoniou #define SD_VERSION_1_0 MAKE_SD_VERSION(1, 0, 0) 384b7cee53SPantelis Antoniou #define SD_VERSION_1_10 MAKE_SD_VERSION(1, 10, 0) 394b7cee53SPantelis Antoniou 404b7cee53SPantelis Antoniou #define MMC_VERSION_UNKNOWN MAKE_MMC_VERSION(0, 0, 0) 414b7cee53SPantelis Antoniou #define MMC_VERSION_1_2 MAKE_MMC_VERSION(1, 2, 0) 424b7cee53SPantelis Antoniou #define MMC_VERSION_1_4 MAKE_MMC_VERSION(1, 4, 0) 434b7cee53SPantelis Antoniou #define MMC_VERSION_2_2 MAKE_MMC_VERSION(2, 2, 0) 444b7cee53SPantelis Antoniou #define MMC_VERSION_3 MAKE_MMC_VERSION(3, 0, 0) 454b7cee53SPantelis Antoniou #define MMC_VERSION_4 MAKE_MMC_VERSION(4, 0, 0) 464b7cee53SPantelis Antoniou #define MMC_VERSION_4_1 MAKE_MMC_VERSION(4, 1, 0) 474b7cee53SPantelis Antoniou #define MMC_VERSION_4_2 MAKE_MMC_VERSION(4, 2, 0) 484b7cee53SPantelis Antoniou #define MMC_VERSION_4_3 MAKE_MMC_VERSION(4, 3, 0) 494b7cee53SPantelis Antoniou #define MMC_VERSION_4_41 MAKE_MMC_VERSION(4, 4, 1) 504b7cee53SPantelis Antoniou #define MMC_VERSION_4_5 MAKE_MMC_VERSION(4, 5, 0) 514b7cee53SPantelis Antoniou #define MMC_VERSION_5_0 MAKE_MMC_VERSION(5, 0, 0) 52272cc70bSAndy Fleming 538caf46d1SJaehoon Chung #define MMC_MODE_HS (1 << 0) 548caf46d1SJaehoon Chung #define MMC_MODE_HS_52MHz (1 << 1) 558caf46d1SJaehoon Chung #define MMC_MODE_4BIT (1 << 2) 568caf46d1SJaehoon Chung #define MMC_MODE_8BIT (1 << 3) 578caf46d1SJaehoon Chung #define MMC_MODE_SPI (1 << 4) 585a20397bSRob Herring #define MMC_MODE_DDR_52MHz (1 << 5) 5962722036SŁukasz Majewski 60272cc70bSAndy Fleming #define SD_DATA_4BIT 0x00040000 61272cc70bSAndy Fleming 624b7cee53SPantelis Antoniou #define IS_SD(x) ((x)->version & SD_VERSION_SD) 633f2da751SAndrew Gabbasov #define IS_MMC(x) ((x)->version & MMC_VERSION_MMC) 64272cc70bSAndy Fleming 65272cc70bSAndy Fleming #define MMC_DATA_READ 1 66272cc70bSAndy Fleming #define MMC_DATA_WRITE 2 67272cc70bSAndy Fleming 68272cc70bSAndy Fleming #define NO_CARD_ERR -16 /* No SD/MMC card inserted */ 69272cc70bSAndy Fleming #define UNUSABLE_ERR -17 /* Unusable Card */ 70272cc70bSAndy Fleming #define COMM_ERR -18 /* Communications Error */ 71272cc70bSAndy Fleming #define TIMEOUT -19 72bd47c135SAndrew Gabbasov #define SWITCH_ERR -20 /* Card reports failure to switch mode */ 73272cc70bSAndy Fleming 74341188b9SHaavard Skinnemoen #define MMC_CMD_GO_IDLE_STATE 0 75341188b9SHaavard Skinnemoen #define MMC_CMD_SEND_OP_COND 1 76341188b9SHaavard Skinnemoen #define MMC_CMD_ALL_SEND_CID 2 77341188b9SHaavard Skinnemoen #define MMC_CMD_SET_RELATIVE_ADDR 3 78341188b9SHaavard Skinnemoen #define MMC_CMD_SET_DSR 4 79272cc70bSAndy Fleming #define MMC_CMD_SWITCH 6 80341188b9SHaavard Skinnemoen #define MMC_CMD_SELECT_CARD 7 81272cc70bSAndy Fleming #define MMC_CMD_SEND_EXT_CSD 8 82341188b9SHaavard Skinnemoen #define MMC_CMD_SEND_CSD 9 83341188b9SHaavard Skinnemoen #define MMC_CMD_SEND_CID 10 84272cc70bSAndy Fleming #define MMC_CMD_STOP_TRANSMISSION 12 85341188b9SHaavard Skinnemoen #define MMC_CMD_SEND_STATUS 13 86341188b9SHaavard Skinnemoen #define MMC_CMD_SET_BLOCKLEN 16 87341188b9SHaavard Skinnemoen #define MMC_CMD_READ_SINGLE_BLOCK 17 88341188b9SHaavard Skinnemoen #define MMC_CMD_READ_MULTIPLE_BLOCK 18 8991fdabc6SPierre Aubert #define MMC_CMD_SET_BLOCK_COUNT 23 90272cc70bSAndy Fleming #define MMC_CMD_WRITE_SINGLE_BLOCK 24 91272cc70bSAndy Fleming #define MMC_CMD_WRITE_MULTIPLE_BLOCK 25 92e6f99a56SLei Wen #define MMC_CMD_ERASE_GROUP_START 35 93e6f99a56SLei Wen #define MMC_CMD_ERASE_GROUP_END 36 94e6f99a56SLei Wen #define MMC_CMD_ERASE 38 95341188b9SHaavard Skinnemoen #define MMC_CMD_APP_CMD 55 96d52ebf10SThomas Chou #define MMC_CMD_SPI_READ_OCR 58 97d52ebf10SThomas Chou #define MMC_CMD_SPI_CRC_ON_OFF 59 983690d6d6SAmar #define MMC_CMD_RES_MAN 62 993690d6d6SAmar 1003690d6d6SAmar #define MMC_CMD62_ARG1 0xefac62ec 1013690d6d6SAmar #define MMC_CMD62_ARG2 0xcbaea7 1023690d6d6SAmar 103341188b9SHaavard Skinnemoen 104341188b9SHaavard Skinnemoen #define SD_CMD_SEND_RELATIVE_ADDR 3 105272cc70bSAndy Fleming #define SD_CMD_SWITCH_FUNC 6 106341188b9SHaavard Skinnemoen #define SD_CMD_SEND_IF_COND 8 107f022d36eSOtavio Salvador #define SD_CMD_SWITCH_UHS18V 11 108341188b9SHaavard Skinnemoen 109341188b9SHaavard Skinnemoen #define SD_CMD_APP_SET_BUS_WIDTH 6 110e6f99a56SLei Wen #define SD_CMD_ERASE_WR_BLK_START 32 111e6f99a56SLei Wen #define SD_CMD_ERASE_WR_BLK_END 33 112341188b9SHaavard Skinnemoen #define SD_CMD_APP_SEND_OP_COND 41 113272cc70bSAndy Fleming #define SD_CMD_APP_SEND_SCR 51 114272cc70bSAndy Fleming 115272cc70bSAndy Fleming /* SCR definitions in different words */ 116272cc70bSAndy Fleming #define SD_HIGHSPEED_BUSY 0x00020000 117272cc70bSAndy Fleming #define SD_HIGHSPEED_SUPPORTED 0x00020000 118272cc70bSAndy Fleming 1190b453ffeSRabin Vincent #define OCR_BUSY 0x80000000 120272cc70bSAndy Fleming #define OCR_HCS 0x40000000 12131cacbabSRaffaele Recalcati #define OCR_VOLTAGE_MASK 0x007FFF80 12231cacbabSRaffaele Recalcati #define OCR_ACCESS_MODE 0x60000000 123272cc70bSAndy Fleming 124e6f99a56SLei Wen #define SECURE_ERASE 0x80000000 125e6f99a56SLei Wen 1265d4fc8d9SRaffaele Recalcati #define MMC_STATUS_MASK (~0x0206BF7F) 1276b2221b0SAndrew Gabbasov #define MMC_STATUS_SWITCH_ERROR (1 << 7) 1285d4fc8d9SRaffaele Recalcati #define MMC_STATUS_RDY_FOR_DATA (1 << 8) 1295d4fc8d9SRaffaele Recalcati #define MMC_STATUS_CURR_STATE (0xf << 9) 130ed018b21SThomas Chou #define MMC_STATUS_ERROR (1 << 19) 1315d4fc8d9SRaffaele Recalcati 132d617c426SJan Kloetzke #define MMC_STATE_PRG (7 << 9) 133d617c426SJan Kloetzke 134272cc70bSAndy Fleming #define MMC_VDD_165_195 0x00000080 /* VDD voltage 1.65 - 1.95 */ 135272cc70bSAndy Fleming #define MMC_VDD_20_21 0x00000100 /* VDD voltage 2.0 ~ 2.1 */ 136272cc70bSAndy Fleming #define MMC_VDD_21_22 0x00000200 /* VDD voltage 2.1 ~ 2.2 */ 137272cc70bSAndy Fleming #define MMC_VDD_22_23 0x00000400 /* VDD voltage 2.2 ~ 2.3 */ 138272cc70bSAndy Fleming #define MMC_VDD_23_24 0x00000800 /* VDD voltage 2.3 ~ 2.4 */ 139272cc70bSAndy Fleming #define MMC_VDD_24_25 0x00001000 /* VDD voltage 2.4 ~ 2.5 */ 140272cc70bSAndy Fleming #define MMC_VDD_25_26 0x00002000 /* VDD voltage 2.5 ~ 2.6 */ 141272cc70bSAndy Fleming #define MMC_VDD_26_27 0x00004000 /* VDD voltage 2.6 ~ 2.7 */ 142272cc70bSAndy Fleming #define MMC_VDD_27_28 0x00008000 /* VDD voltage 2.7 ~ 2.8 */ 143272cc70bSAndy Fleming #define MMC_VDD_28_29 0x00010000 /* VDD voltage 2.8 ~ 2.9 */ 144272cc70bSAndy Fleming #define MMC_VDD_29_30 0x00020000 /* VDD voltage 2.9 ~ 3.0 */ 145272cc70bSAndy Fleming #define MMC_VDD_30_31 0x00040000 /* VDD voltage 3.0 ~ 3.1 */ 146272cc70bSAndy Fleming #define MMC_VDD_31_32 0x00080000 /* VDD voltage 3.1 ~ 3.2 */ 147272cc70bSAndy Fleming #define MMC_VDD_32_33 0x00100000 /* VDD voltage 3.2 ~ 3.3 */ 148272cc70bSAndy Fleming #define MMC_VDD_33_34 0x00200000 /* VDD voltage 3.3 ~ 3.4 */ 149272cc70bSAndy Fleming #define MMC_VDD_34_35 0x00400000 /* VDD voltage 3.4 ~ 3.5 */ 150272cc70bSAndy Fleming #define MMC_VDD_35_36 0x00800000 /* VDD voltage 3.5 ~ 3.6 */ 151272cc70bSAndy Fleming 152272cc70bSAndy Fleming #define MMC_SWITCH_MODE_CMD_SET 0x00 /* Change the command set */ 153272cc70bSAndy Fleming #define MMC_SWITCH_MODE_SET_BITS 0x01 /* Set bits in EXT_CSD byte 154272cc70bSAndy Fleming addressed by index which are 155272cc70bSAndy Fleming 1 in value field */ 156272cc70bSAndy Fleming #define MMC_SWITCH_MODE_CLEAR_BITS 0x02 /* Clear bits in EXT_CSD byte 157272cc70bSAndy Fleming addressed by index, which are 158272cc70bSAndy Fleming 1 in value field */ 159272cc70bSAndy Fleming #define MMC_SWITCH_MODE_WRITE_BYTE 0x03 /* Set target byte to value */ 160272cc70bSAndy Fleming 161272cc70bSAndy Fleming #define SD_SWITCH_CHECK 0 162272cc70bSAndy Fleming #define SD_SWITCH_SWITCH 1 163272cc70bSAndy Fleming 164272cc70bSAndy Fleming /* 165272cc70bSAndy Fleming * EXT_CSD fields 166272cc70bSAndy Fleming */ 167a7f852b6SDiego Santa Cruz #define EXT_CSD_ENH_START_ADDR 136 /* R/W */ 168a7f852b6SDiego Santa Cruz #define EXT_CSD_ENH_SIZE_MULT 140 /* R/W */ 169f866a46dSStephen Warren #define EXT_CSD_GP_SIZE_MULT 143 /* R/W */ 170d7b29129SMarkus Niebel #define EXT_CSD_PARTITION_SETTING 155 /* R/W */ 1711937e5aaSOliver Metz #define EXT_CSD_PARTITIONS_ATTRIBUTE 156 /* R/W */ 172ac9da0e0SDiego Santa Cruz #define EXT_CSD_MAX_ENH_SIZE_MULT 157 /* R */ 1730560db18SLei Wen #define EXT_CSD_PARTITIONING_SUPPORT 160 /* RO */ 17433ace362STom Rini #define EXT_CSD_RST_N_FUNCTION 162 /* R/W */ 1758dda5b0eSDiego Santa Cruz #define EXT_CSD_WR_REL_PARAM 166 /* R */ 1768dda5b0eSDiego Santa Cruz #define EXT_CSD_WR_REL_SET 167 /* R/W */ 177f866a46dSStephen Warren #define EXT_CSD_RPMB_MULT 168 /* RO */ 1780560db18SLei Wen #define EXT_CSD_ERASE_GROUP_DEF 175 /* R/W */ 1793690d6d6SAmar #define EXT_CSD_BOOT_BUS_WIDTH 177 180bc897b1dSLei Wen #define EXT_CSD_PART_CONF 179 /* R/W */ 181272cc70bSAndy Fleming #define EXT_CSD_BUS_WIDTH 183 /* R/W */ 182272cc70bSAndy Fleming #define EXT_CSD_HS_TIMING 185 /* R/W */ 183272cc70bSAndy Fleming #define EXT_CSD_REV 192 /* RO */ 1840560db18SLei Wen #define EXT_CSD_CARD_TYPE 196 /* RO */ 185272cc70bSAndy Fleming #define EXT_CSD_SEC_CNT 212 /* RO, 4 bytes */ 186f866a46dSStephen Warren #define EXT_CSD_HC_WP_GRP_SIZE 221 /* RO */ 1870560db18SLei Wen #define EXT_CSD_HC_ERASE_GRP_SIZE 224 /* RO */ 1888948ea83SStephen Warren #define EXT_CSD_BOOT_MULT 226 /* RO */ 189272cc70bSAndy Fleming 190272cc70bSAndy Fleming /* 191272cc70bSAndy Fleming * EXT_CSD field definitions 192272cc70bSAndy Fleming */ 193272cc70bSAndy Fleming 194272cc70bSAndy Fleming #define EXT_CSD_CMD_SET_NORMAL (1 << 0) 195272cc70bSAndy Fleming #define EXT_CSD_CMD_SET_SECURE (1 << 1) 196272cc70bSAndy Fleming #define EXT_CSD_CMD_SET_CPSECURE (1 << 2) 197272cc70bSAndy Fleming 198272cc70bSAndy Fleming #define EXT_CSD_CARD_TYPE_26 (1 << 0) /* Card can run at 26MHz */ 199272cc70bSAndy Fleming #define EXT_CSD_CARD_TYPE_52 (1 << 1) /* Card can run at 52MHz */ 200d22e3d46SJaehoon Chung #define EXT_CSD_CARD_TYPE_DDR_1_8V (1 << 2) 201d22e3d46SJaehoon Chung #define EXT_CSD_CARD_TYPE_DDR_1_2V (1 << 3) 202d22e3d46SJaehoon Chung #define EXT_CSD_CARD_TYPE_DDR_52 (EXT_CSD_CARD_TYPE_DDR_1_8V \ 203d22e3d46SJaehoon Chung | EXT_CSD_CARD_TYPE_DDR_1_2V) 204272cc70bSAndy Fleming 205272cc70bSAndy Fleming #define EXT_CSD_BUS_WIDTH_1 0 /* Card is in 1 bit mode */ 206272cc70bSAndy Fleming #define EXT_CSD_BUS_WIDTH_4 1 /* Card is in 4 bit mode */ 207272cc70bSAndy Fleming #define EXT_CSD_BUS_WIDTH_8 2 /* Card is in 8 bit mode */ 208d22e3d46SJaehoon Chung #define EXT_CSD_DDR_BUS_WIDTH_4 5 /* Card is in 4 bit DDR mode */ 209d22e3d46SJaehoon Chung #define EXT_CSD_DDR_BUS_WIDTH_8 6 /* Card is in 8 bit DDR mode */ 210341188b9SHaavard Skinnemoen 2113690d6d6SAmar #define EXT_CSD_BOOT_ACK_ENABLE (1 << 6) 2123690d6d6SAmar #define EXT_CSD_BOOT_PARTITION_ENABLE (1 << 3) 2133690d6d6SAmar #define EXT_CSD_PARTITION_ACCESS_ENABLE (1 << 0) 2143690d6d6SAmar #define EXT_CSD_PARTITION_ACCESS_DISABLE (0 << 0) 2153690d6d6SAmar 2163690d6d6SAmar #define EXT_CSD_BOOT_ACK(x) (x << 6) 2173690d6d6SAmar #define EXT_CSD_BOOT_PART_NUM(x) (x << 3) 2183690d6d6SAmar #define EXT_CSD_PARTITION_ACCESS(x) (x << 0) 2193690d6d6SAmar 2205a99b9deSTom Rini #define EXT_CSD_BOOT_BUS_WIDTH_MODE(x) (x << 3) 2215a99b9deSTom Rini #define EXT_CSD_BOOT_BUS_WIDTH_RESET(x) (x << 2) 2225a99b9deSTom Rini #define EXT_CSD_BOOT_BUS_WIDTH_WIDTH(x) (x) 2233690d6d6SAmar 224d7b29129SMarkus Niebel #define EXT_CSD_PARTITION_SETTING_COMPLETED (1 << 0) 225d7b29129SMarkus Niebel 226c3dbb4f9SDiego Santa Cruz #define EXT_CSD_ENH_USR (1 << 0) /* user data area is enhanced */ 227c3dbb4f9SDiego Santa Cruz #define EXT_CSD_ENH_GP(x) (1 << ((x)+1)) /* GP part (x+1) is enhanced */ 228c3dbb4f9SDiego Santa Cruz 2298dda5b0eSDiego Santa Cruz #define EXT_CSD_HS_CTRL_REL (1 << 0) /* host controlled WR_REL_SET */ 2308dda5b0eSDiego Santa Cruz 2318dda5b0eSDiego Santa Cruz #define EXT_CSD_WR_DATA_REL_USR (1 << 0) /* user data area WR_REL */ 2328dda5b0eSDiego Santa Cruz #define EXT_CSD_WR_DATA_REL_GP(x) (1 << ((x)+1)) /* GP part (x+1) WR_REL */ 2338dda5b0eSDiego Santa Cruz 2341de97f98SAndy Fleming #define R1_ILLEGAL_COMMAND (1 << 22) 2351de97f98SAndy Fleming #define R1_APP_CMD (1 << 5) 2361de97f98SAndy Fleming 237272cc70bSAndy Fleming #define MMC_RSP_PRESENT (1 << 0) 238272cc70bSAndy Fleming #define MMC_RSP_136 (1 << 1) /* 136 bit response */ 239272cc70bSAndy Fleming #define MMC_RSP_CRC (1 << 2) /* expect valid crc */ 240272cc70bSAndy Fleming #define MMC_RSP_BUSY (1 << 3) /* card may send busy */ 241272cc70bSAndy Fleming #define MMC_RSP_OPCODE (1 << 4) /* response contains opcode */ 242272cc70bSAndy Fleming 243272cc70bSAndy Fleming #define MMC_RSP_NONE (0) 244272cc70bSAndy Fleming #define MMC_RSP_R1 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE) 245272cc70bSAndy Fleming #define MMC_RSP_R1b (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE| \ 246272cc70bSAndy Fleming MMC_RSP_BUSY) 247272cc70bSAndy Fleming #define MMC_RSP_R2 (MMC_RSP_PRESENT|MMC_RSP_136|MMC_RSP_CRC) 248272cc70bSAndy Fleming #define MMC_RSP_R3 (MMC_RSP_PRESENT) 249272cc70bSAndy Fleming #define MMC_RSP_R4 (MMC_RSP_PRESENT) 250272cc70bSAndy Fleming #define MMC_RSP_R5 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE) 251272cc70bSAndy Fleming #define MMC_RSP_R6 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE) 252272cc70bSAndy Fleming #define MMC_RSP_R7 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE) 253272cc70bSAndy Fleming 254bc897b1dSLei Wen #define MMCPART_NOAVAILABLE (0xff) 255bc897b1dSLei Wen #define PART_ACCESS_MASK (0x7) 256bc897b1dSLei Wen #define PART_SUPPORT (0x1) 257c3dbb4f9SDiego Santa Cruz #define ENHNCD_SUPPORT (0x2) 2581937e5aaSOliver Metz #define PART_ENH_ATTRIB (0x1f) 25971f95118Swdenk 2608bfa195eSSimon Glass /* Maximum block size for MMC */ 2618bfa195eSSimon Glass #define MMC_MAX_BLOCK_LEN 512 2628bfa195eSSimon Glass 2633690d6d6SAmar /* The number of MMC physical partitions. These consist of: 2643690d6d6SAmar * boot partitions (2), general purpose partitions (4) in MMC v4.4. 2653690d6d6SAmar */ 2663690d6d6SAmar #define MMC_NUM_BOOT_PARTITION 2 26791fdabc6SPierre Aubert #define MMC_PART_RPMB 3 /* RPMB partition number */ 2683690d6d6SAmar 269*e7ecf7cbSSimon Glass /* Driver model support */ 270*e7ecf7cbSSimon Glass 271*e7ecf7cbSSimon Glass /** 272*e7ecf7cbSSimon Glass * struct mmc_uclass_priv - Holds information about a device used by the uclass 273*e7ecf7cbSSimon Glass */ 274*e7ecf7cbSSimon Glass struct mmc_uclass_priv { 275*e7ecf7cbSSimon Glass struct mmc *mmc; 276*e7ecf7cbSSimon Glass }; 277*e7ecf7cbSSimon Glass 278*e7ecf7cbSSimon Glass /** 279*e7ecf7cbSSimon Glass * mmc_get_mmc_dev() - get the MMC struct pointer for a device 280*e7ecf7cbSSimon Glass * 281*e7ecf7cbSSimon Glass * Provided that the device is already probed and ready for use, this value 282*e7ecf7cbSSimon Glass * will be available. 283*e7ecf7cbSSimon Glass * 284*e7ecf7cbSSimon Glass * @dev: Device 285*e7ecf7cbSSimon Glass * @return associated mmc struct pointer if available, else NULL 286*e7ecf7cbSSimon Glass */ 287*e7ecf7cbSSimon Glass struct mmc *mmc_get_mmc_dev(struct udevice *dev); 288*e7ecf7cbSSimon Glass 289*e7ecf7cbSSimon Glass /* End of driver model support */ 290*e7ecf7cbSSimon Glass 2911de97f98SAndy Fleming struct mmc_cid { 2921de97f98SAndy Fleming unsigned long psn; 2931de97f98SAndy Fleming unsigned short oid; 2941de97f98SAndy Fleming unsigned char mid; 2951de97f98SAndy Fleming unsigned char prv; 2961de97f98SAndy Fleming unsigned char mdt; 2971de97f98SAndy Fleming char pnm[7]; 2981de97f98SAndy Fleming }; 2991de97f98SAndy Fleming 300272cc70bSAndy Fleming struct mmc_cmd { 301272cc70bSAndy Fleming ushort cmdidx; 302272cc70bSAndy Fleming uint resp_type; 303272cc70bSAndy Fleming uint cmdarg; 3040b453ffeSRabin Vincent uint response[4]; 305272cc70bSAndy Fleming }; 306272cc70bSAndy Fleming 307272cc70bSAndy Fleming struct mmc_data { 308272cc70bSAndy Fleming union { 309272cc70bSAndy Fleming char *dest; 310272cc70bSAndy Fleming const char *src; /* src buffers don't get written to */ 311272cc70bSAndy Fleming }; 312272cc70bSAndy Fleming uint flags; 313272cc70bSAndy Fleming uint blocks; 314272cc70bSAndy Fleming uint blocksize; 315272cc70bSAndy Fleming }; 316272cc70bSAndy Fleming 317ab769f22SPantelis Antoniou /* forward decl. */ 318ab769f22SPantelis Antoniou struct mmc; 319ab769f22SPantelis Antoniou 320ab769f22SPantelis Antoniou struct mmc_ops { 321ab769f22SPantelis Antoniou int (*send_cmd)(struct mmc *mmc, 322ab769f22SPantelis Antoniou struct mmc_cmd *cmd, struct mmc_data *data); 323ab769f22SPantelis Antoniou void (*set_ios)(struct mmc *mmc); 324ab769f22SPantelis Antoniou int (*init)(struct mmc *mmc); 325ab769f22SPantelis Antoniou int (*getcd)(struct mmc *mmc); 326ab769f22SPantelis Antoniou int (*getwp)(struct mmc *mmc); 327ab769f22SPantelis Antoniou }; 328ab769f22SPantelis Antoniou 32993bfd616SPantelis Antoniou struct mmc_config { 33093bfd616SPantelis Antoniou const char *name; 33193bfd616SPantelis Antoniou const struct mmc_ops *ops; 33293bfd616SPantelis Antoniou uint host_caps; 333272cc70bSAndy Fleming uint voltages; 334272cc70bSAndy Fleming uint f_min; 335272cc70bSAndy Fleming uint f_max; 33693bfd616SPantelis Antoniou uint b_max; 33793bfd616SPantelis Antoniou unsigned char part_type; 33893bfd616SPantelis Antoniou }; 33993bfd616SPantelis Antoniou 34093bfd616SPantelis Antoniou /* TODO struct mmc should be in mmc_private but it's hard to fix right now */ 34193bfd616SPantelis Antoniou struct mmc { 34293bfd616SPantelis Antoniou struct list_head link; 34393bfd616SPantelis Antoniou const struct mmc_config *cfg; /* provided configuration */ 34493bfd616SPantelis Antoniou uint version; 34593bfd616SPantelis Antoniou void *priv; 34693bfd616SPantelis Antoniou uint has_init; 347272cc70bSAndy Fleming int high_capacity; 348272cc70bSAndy Fleming uint bus_width; 349272cc70bSAndy Fleming uint clock; 350272cc70bSAndy Fleming uint card_caps; 351272cc70bSAndy Fleming uint ocr; 352ab71188cSMarkus Niebel uint dsr; 353ab71188cSMarkus Niebel uint dsr_imp; 354272cc70bSAndy Fleming uint scr[2]; 355272cc70bSAndy Fleming uint csd[4]; 3560b453ffeSRabin Vincent uint cid[4]; 357272cc70bSAndy Fleming ushort rca; 358c3dbb4f9SDiego Santa Cruz u8 part_support; 359c3dbb4f9SDiego Santa Cruz u8 part_attr; 3609e41a00bSDiego Santa Cruz u8 wr_rel_set; 361bc897b1dSLei Wen char part_config; 362bc897b1dSLei Wen char part_num; 363272cc70bSAndy Fleming uint tran_speed; 364272cc70bSAndy Fleming uint read_bl_len; 365272cc70bSAndy Fleming uint write_bl_len; 366a4ff9f83SDiego Santa Cruz uint erase_grp_size; /* in 512-byte sectors */ 367037dc0abSDiego Santa Cruz uint hc_wp_grp_size; /* in 512-byte sectors */ 368272cc70bSAndy Fleming u64 capacity; 369f866a46dSStephen Warren u64 capacity_user; 370f866a46dSStephen Warren u64 capacity_boot; 371f866a46dSStephen Warren u64 capacity_rpmb; 372f866a46dSStephen Warren u64 capacity_gp[4]; 373a7f852b6SDiego Santa Cruz u64 enh_user_start; 374a7f852b6SDiego Santa Cruz u64 enh_user_size; 375272cc70bSAndy Fleming block_dev_desc_t block_dev; 376e9550449SChe-Liang Chiou char op_cond_pending; /* 1 if we are waiting on an op_cond command */ 377e9550449SChe-Liang Chiou char init_in_progress; /* 1 if we have done mmc_start_init() */ 378e9550449SChe-Liang Chiou char preinit; /* start init as early as possible */ 379786e8f81SAndrew Gabbasov int ddr_mode; 380272cc70bSAndy Fleming }; 381272cc70bSAndy Fleming 382ac9da0e0SDiego Santa Cruz struct mmc_hwpart_conf { 383ac9da0e0SDiego Santa Cruz struct { 384ac9da0e0SDiego Santa Cruz uint enh_start; /* in 512-byte sectors */ 385ac9da0e0SDiego Santa Cruz uint enh_size; /* in 512-byte sectors, if 0 no enh area */ 3868dda5b0eSDiego Santa Cruz unsigned wr_rel_change : 1; 3878dda5b0eSDiego Santa Cruz unsigned wr_rel_set : 1; 388ac9da0e0SDiego Santa Cruz } user; 389ac9da0e0SDiego Santa Cruz struct { 390ac9da0e0SDiego Santa Cruz uint size; /* in 512-byte sectors */ 3918dda5b0eSDiego Santa Cruz unsigned enhanced : 1; 3928dda5b0eSDiego Santa Cruz unsigned wr_rel_change : 1; 3938dda5b0eSDiego Santa Cruz unsigned wr_rel_set : 1; 394ac9da0e0SDiego Santa Cruz } gp_part[4]; 395ac9da0e0SDiego Santa Cruz }; 396ac9da0e0SDiego Santa Cruz 397ac9da0e0SDiego Santa Cruz enum mmc_hwpart_conf_mode { 398ac9da0e0SDiego Santa Cruz MMC_HWPART_CONF_CHECK, 399ac9da0e0SDiego Santa Cruz MMC_HWPART_CONF_SET, 400ac9da0e0SDiego Santa Cruz MMC_HWPART_CONF_COMPLETE, 401ac9da0e0SDiego Santa Cruz }; 402ac9da0e0SDiego Santa Cruz 403272cc70bSAndy Fleming int mmc_register(struct mmc *mmc); 40493bfd616SPantelis Antoniou struct mmc *mmc_create(const struct mmc_config *cfg, void *priv); 40593bfd616SPantelis Antoniou void mmc_destroy(struct mmc *mmc); 406272cc70bSAndy Fleming int mmc_initialize(bd_t *bis); 407272cc70bSAndy Fleming int mmc_init(struct mmc *mmc); 408272cc70bSAndy Fleming int mmc_read(struct mmc *mmc, u64 src, uchar *dst, int size); 4094a6ee172SJerry Huang void mmc_set_clock(struct mmc *mmc, uint clock); 410272cc70bSAndy Fleming struct mmc *find_mmc_device(int dev_num); 41189716964SSteve Sakoman int mmc_set_dev(int dev_num); 412272cc70bSAndy Fleming void print_mmc_devices(char separator); 413ea6ebe21SLei Wen int get_mmc_num(void); 414bc897b1dSLei Wen int mmc_switch_part(int dev_num, unsigned int part_num); 415ac9da0e0SDiego Santa Cruz int mmc_hwpart_config(struct mmc *mmc, const struct mmc_hwpart_conf *conf, 416ac9da0e0SDiego Santa Cruz enum mmc_hwpart_conf_mode mode); 41748972d90SThierry Reding int mmc_getcd(struct mmc *mmc); 418750121c3SJeroen Hofstee int board_mmc_getcd(struct mmc *mmc); 419d23d8d7eSNikita Kiryanov int mmc_getwp(struct mmc *mmc); 420750121c3SJeroen Hofstee int board_mmc_getwp(struct mmc *mmc); 421ab71188cSMarkus Niebel int mmc_set_dsr(struct mmc *mmc, u16 val); 4223690d6d6SAmar /* Function to change the size of boot partition and rpmb partitions */ 4233690d6d6SAmar int mmc_boot_partition_size_change(struct mmc *mmc, unsigned long bootsize, 4243690d6d6SAmar unsigned long rpmbsize); 425792970b0STom Rini /* Function to modify the PARTITION_CONFIG field of EXT_CSD */ 426792970b0STom Rini int mmc_set_part_conf(struct mmc *mmc, u8 ack, u8 part_num, u8 access); 4275a99b9deSTom Rini /* Function to modify the BOOT_BUS_WIDTH field of EXT_CSD */ 4285a99b9deSTom Rini int mmc_set_boot_bus_width(struct mmc *mmc, u8 width, u8 reset, u8 mode); 42933ace362STom Rini /* Function to modify the RST_n_FUNCTION field of EXT_CSD */ 43033ace362STom Rini int mmc_set_rst_n_function(struct mmc *mmc, u8 enable); 43191fdabc6SPierre Aubert /* Functions to read / write the RPMB partition */ 43291fdabc6SPierre Aubert int mmc_rpmb_set_key(struct mmc *mmc, void *key); 43391fdabc6SPierre Aubert int mmc_rpmb_get_counter(struct mmc *mmc, unsigned long *counter); 43491fdabc6SPierre Aubert int mmc_rpmb_read(struct mmc *mmc, void *addr, unsigned short blk, 43591fdabc6SPierre Aubert unsigned short cnt, unsigned char *key); 43691fdabc6SPierre Aubert int mmc_rpmb_write(struct mmc *mmc, void *addr, unsigned short blk, 43791fdabc6SPierre Aubert unsigned short cnt, unsigned char *key); 438e9550449SChe-Liang Chiou /** 439e9550449SChe-Liang Chiou * Start device initialization and return immediately; it does not block on 440e9550449SChe-Liang Chiou * polling OCR (operation condition register) status. Then you should call 441e9550449SChe-Liang Chiou * mmc_init, which would block on polling OCR status and complete the device 442e9550449SChe-Liang Chiou * initializatin. 443e9550449SChe-Liang Chiou * 444e9550449SChe-Liang Chiou * @param mmc Pointer to a MMC device struct 445e9550449SChe-Liang Chiou * @return 0 on success, IN_PROGRESS on waiting for OCR status, <0 on error. 446e9550449SChe-Liang Chiou */ 447e9550449SChe-Liang Chiou int mmc_start_init(struct mmc *mmc); 448e9550449SChe-Liang Chiou 449e9550449SChe-Liang Chiou /** 450e9550449SChe-Liang Chiou * Set preinit flag of mmc device. 451e9550449SChe-Liang Chiou * 452e9550449SChe-Liang Chiou * This will cause the device to be pre-inited during mmc_initialize(), 453e9550449SChe-Liang Chiou * which may save boot time if the device is not accessed until later. 454e9550449SChe-Liang Chiou * Some eMMC devices take 200-300ms to init, but unfortunately they 455e9550449SChe-Liang Chiou * must be sent a series of commands to even get them to start preparing 456e9550449SChe-Liang Chiou * for operation. 457e9550449SChe-Liang Chiou * 458e9550449SChe-Liang Chiou * @param mmc Pointer to a MMC device struct 459e9550449SChe-Liang Chiou * @param preinit preinit flag value 460e9550449SChe-Liang Chiou */ 461e9550449SChe-Liang Chiou void mmc_set_preinit(struct mmc *mmc, int preinit); 462e9550449SChe-Liang Chiou 4631592ef85SReinhard Meyer #ifdef CONFIG_GENERIC_MMC 4648687d5c8SPaul Burton #ifdef CONFIG_MMC_SPI 4650b2da7e2STom Rini #define mmc_host_is_spi(mmc) ((mmc)->cfg->host_caps & MMC_MODE_SPI) 4668687d5c8SPaul Burton #else 4678687d5c8SPaul Burton #define mmc_host_is_spi(mmc) 0 4688687d5c8SPaul Burton #endif 469d52ebf10SThomas Chou struct mmc *mmc_spi_init(uint bus, uint cs, uint speed, uint mode); 4701592ef85SReinhard Meyer #else 471272cc70bSAndy Fleming int mmc_legacy_init(int verbose); 472272cc70bSAndy Fleming #endif 4731592ef85SReinhard Meyer 47495de9ab2SPaul Kocialkowski void board_mmc_power_init(void); 4753c7ca967SFabio Estevam int board_mmc_init(bd_t *bis); 476750121c3SJeroen Hofstee int cpu_mmc_init(bd_t *bis); 477aeb80555SJeroen Hofstee int mmc_get_env_addr(struct mmc *mmc, int copy, u32 *env_addr); 4783c7ca967SFabio Estevam 47991785f70SSimon Glass struct pci_device_id; 48091785f70SSimon Glass 48191785f70SSimon Glass /** 48291785f70SSimon Glass * pci_mmc_init() - set up PCI MMC devices 48391785f70SSimon Glass * 48491785f70SSimon Glass * This finds all the matching PCI IDs and sets them up as MMC devices. 48591785f70SSimon Glass * 48691785f70SSimon Glass * @name: Name to use for devices 48791785f70SSimon Glass * @mmc_supported: PCI IDs to search for 48891785f70SSimon Glass * @num_ids: Number of elements in @mmc_supported 48991785f70SSimon Glass */ 49091785f70SSimon Glass int pci_mmc_init(const char *name, struct pci_device_id *mmc_supported, 49191785f70SSimon Glass int num_ids); 49291785f70SSimon Glass 49393bfd616SPantelis Antoniou /* Set block count limit because of 16 bit register limit on some hardware*/ 49493bfd616SPantelis Antoniou #ifndef CONFIG_SYS_MMC_MAX_BLK_COUNT 49593bfd616SPantelis Antoniou #define CONFIG_SYS_MMC_MAX_BLK_COUNT 65535 49693bfd616SPantelis Antoniou #endif 49793bfd616SPantelis Antoniou 49871f95118Swdenk #endif /* _MMC_H_ */ 499