171f95118Swdenk /* 24a6ee172SJerry Huang * Copyright 2008,2010 Freescale Semiconductor, Inc 3272cc70bSAndy Fleming * Andy Fleming 4272cc70bSAndy Fleming * 5272cc70bSAndy Fleming * Based (loosely) on the Linux code 671f95118Swdenk * 771f95118Swdenk * See file CREDITS for list of people who contributed to this 871f95118Swdenk * project. 971f95118Swdenk * 1071f95118Swdenk * This program is free software; you can redistribute it and/or 1171f95118Swdenk * modify it under the terms of the GNU General Public License as 1271f95118Swdenk * published by the Free Software Foundation; either version 2 of 1371f95118Swdenk * the License, or (at your option) any later version. 1471f95118Swdenk * 1571f95118Swdenk * This program is distributed in the hope that it will be useful, 1671f95118Swdenk * but WITHOUT ANY WARRANTY; without even the implied warranty of 1771f95118Swdenk * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 1871f95118Swdenk * GNU General Public License for more details. 1971f95118Swdenk * 2071f95118Swdenk * You should have received a copy of the GNU General Public License 2171f95118Swdenk * along with this program; if not, write to the Free Software 2271f95118Swdenk * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 2371f95118Swdenk * MA 02111-1307 USA 2471f95118Swdenk */ 2571f95118Swdenk 2671f95118Swdenk #ifndef _MMC_H_ 2771f95118Swdenk #define _MMC_H_ 2871f95118Swdenk 29272cc70bSAndy Fleming #include <linux/list.h> 30272cc70bSAndy Fleming 31272cc70bSAndy Fleming #define SD_VERSION_SD 0x20000 32272cc70bSAndy Fleming #define SD_VERSION_2 (SD_VERSION_SD | 0x20) 33272cc70bSAndy Fleming #define SD_VERSION_1_0 (SD_VERSION_SD | 0x10) 34272cc70bSAndy Fleming #define SD_VERSION_1_10 (SD_VERSION_SD | 0x1a) 35272cc70bSAndy Fleming #define MMC_VERSION_MMC 0x10000 36272cc70bSAndy Fleming #define MMC_VERSION_UNKNOWN (MMC_VERSION_MMC) 37272cc70bSAndy Fleming #define MMC_VERSION_1_2 (MMC_VERSION_MMC | 0x12) 38272cc70bSAndy Fleming #define MMC_VERSION_1_4 (MMC_VERSION_MMC | 0x14) 39272cc70bSAndy Fleming #define MMC_VERSION_2_2 (MMC_VERSION_MMC | 0x22) 40272cc70bSAndy Fleming #define MMC_VERSION_3 (MMC_VERSION_MMC | 0x30) 41272cc70bSAndy Fleming #define MMC_VERSION_4 (MMC_VERSION_MMC | 0x40) 42272cc70bSAndy Fleming 43272cc70bSAndy Fleming #define MMC_MODE_HS 0x001 44272cc70bSAndy Fleming #define MMC_MODE_HS_52MHz 0x010 45272cc70bSAndy Fleming #define MMC_MODE_4BIT 0x100 46272cc70bSAndy Fleming #define MMC_MODE_8BIT 0x200 47d52ebf10SThomas Chou #define MMC_MODE_SPI 0x400 48b1f1e821SŁukasz Majewski #define MMC_MODE_HC 0x800 49272cc70bSAndy Fleming 50272cc70bSAndy Fleming #define SD_DATA_4BIT 0x00040000 51272cc70bSAndy Fleming 5279b91de9SAlbin Tonnerre #define IS_SD(x) (x->version & SD_VERSION_SD) 53272cc70bSAndy Fleming 54272cc70bSAndy Fleming #define MMC_DATA_READ 1 55272cc70bSAndy Fleming #define MMC_DATA_WRITE 2 56272cc70bSAndy Fleming 57272cc70bSAndy Fleming #define NO_CARD_ERR -16 /* No SD/MMC card inserted */ 58272cc70bSAndy Fleming #define UNUSABLE_ERR -17 /* Unusable Card */ 59272cc70bSAndy Fleming #define COMM_ERR -18 /* Communications Error */ 60272cc70bSAndy Fleming #define TIMEOUT -19 61272cc70bSAndy Fleming 62341188b9SHaavard Skinnemoen #define MMC_CMD_GO_IDLE_STATE 0 63341188b9SHaavard Skinnemoen #define MMC_CMD_SEND_OP_COND 1 64341188b9SHaavard Skinnemoen #define MMC_CMD_ALL_SEND_CID 2 65341188b9SHaavard Skinnemoen #define MMC_CMD_SET_RELATIVE_ADDR 3 66341188b9SHaavard Skinnemoen #define MMC_CMD_SET_DSR 4 67272cc70bSAndy Fleming #define MMC_CMD_SWITCH 6 68341188b9SHaavard Skinnemoen #define MMC_CMD_SELECT_CARD 7 69272cc70bSAndy Fleming #define MMC_CMD_SEND_EXT_CSD 8 70341188b9SHaavard Skinnemoen #define MMC_CMD_SEND_CSD 9 71341188b9SHaavard Skinnemoen #define MMC_CMD_SEND_CID 10 72272cc70bSAndy Fleming #define MMC_CMD_STOP_TRANSMISSION 12 73341188b9SHaavard Skinnemoen #define MMC_CMD_SEND_STATUS 13 74341188b9SHaavard Skinnemoen #define MMC_CMD_SET_BLOCKLEN 16 75341188b9SHaavard Skinnemoen #define MMC_CMD_READ_SINGLE_BLOCK 17 76341188b9SHaavard Skinnemoen #define MMC_CMD_READ_MULTIPLE_BLOCK 18 77272cc70bSAndy Fleming #define MMC_CMD_WRITE_SINGLE_BLOCK 24 78272cc70bSAndy Fleming #define MMC_CMD_WRITE_MULTIPLE_BLOCK 25 79e6f99a56SLei Wen #define MMC_CMD_ERASE_GROUP_START 35 80e6f99a56SLei Wen #define MMC_CMD_ERASE_GROUP_END 36 81e6f99a56SLei Wen #define MMC_CMD_ERASE 38 82341188b9SHaavard Skinnemoen #define MMC_CMD_APP_CMD 55 83d52ebf10SThomas Chou #define MMC_CMD_SPI_READ_OCR 58 84d52ebf10SThomas Chou #define MMC_CMD_SPI_CRC_ON_OFF 59 85341188b9SHaavard Skinnemoen 86341188b9SHaavard Skinnemoen #define SD_CMD_SEND_RELATIVE_ADDR 3 87272cc70bSAndy Fleming #define SD_CMD_SWITCH_FUNC 6 88341188b9SHaavard Skinnemoen #define SD_CMD_SEND_IF_COND 8 89341188b9SHaavard Skinnemoen 90341188b9SHaavard Skinnemoen #define SD_CMD_APP_SET_BUS_WIDTH 6 91e6f99a56SLei Wen #define SD_CMD_ERASE_WR_BLK_START 32 92e6f99a56SLei Wen #define SD_CMD_ERASE_WR_BLK_END 33 93341188b9SHaavard Skinnemoen #define SD_CMD_APP_SEND_OP_COND 41 94272cc70bSAndy Fleming #define SD_CMD_APP_SEND_SCR 51 95272cc70bSAndy Fleming 96272cc70bSAndy Fleming /* SCR definitions in different words */ 97272cc70bSAndy Fleming #define SD_HIGHSPEED_BUSY 0x00020000 98272cc70bSAndy Fleming #define SD_HIGHSPEED_SUPPORTED 0x00020000 99272cc70bSAndy Fleming 100272cc70bSAndy Fleming #define MMC_HS_TIMING 0x00000100 101272cc70bSAndy Fleming #define MMC_HS_52MHZ 0x2 102272cc70bSAndy Fleming 1030b453ffeSRabin Vincent #define OCR_BUSY 0x80000000 104272cc70bSAndy Fleming #define OCR_HCS 0x40000000 10531cacbabSRaffaele Recalcati #define OCR_VOLTAGE_MASK 0x007FFF80 10631cacbabSRaffaele Recalcati #define OCR_ACCESS_MODE 0x60000000 107272cc70bSAndy Fleming 108e6f99a56SLei Wen #define SECURE_ERASE 0x80000000 109e6f99a56SLei Wen 1105d4fc8d9SRaffaele Recalcati #define MMC_STATUS_MASK (~0x0206BF7F) 1115d4fc8d9SRaffaele Recalcati #define MMC_STATUS_RDY_FOR_DATA (1 << 8) 1125d4fc8d9SRaffaele Recalcati #define MMC_STATUS_CURR_STATE (0xf << 9) 113ed018b21SThomas Chou #define MMC_STATUS_ERROR (1 << 19) 1145d4fc8d9SRaffaele Recalcati 115*d617c426SJan Kloetzke #define MMC_STATE_PRG (7 << 9) 116*d617c426SJan Kloetzke 117272cc70bSAndy Fleming #define MMC_VDD_165_195 0x00000080 /* VDD voltage 1.65 - 1.95 */ 118272cc70bSAndy Fleming #define MMC_VDD_20_21 0x00000100 /* VDD voltage 2.0 ~ 2.1 */ 119272cc70bSAndy Fleming #define MMC_VDD_21_22 0x00000200 /* VDD voltage 2.1 ~ 2.2 */ 120272cc70bSAndy Fleming #define MMC_VDD_22_23 0x00000400 /* VDD voltage 2.2 ~ 2.3 */ 121272cc70bSAndy Fleming #define MMC_VDD_23_24 0x00000800 /* VDD voltage 2.3 ~ 2.4 */ 122272cc70bSAndy Fleming #define MMC_VDD_24_25 0x00001000 /* VDD voltage 2.4 ~ 2.5 */ 123272cc70bSAndy Fleming #define MMC_VDD_25_26 0x00002000 /* VDD voltage 2.5 ~ 2.6 */ 124272cc70bSAndy Fleming #define MMC_VDD_26_27 0x00004000 /* VDD voltage 2.6 ~ 2.7 */ 125272cc70bSAndy Fleming #define MMC_VDD_27_28 0x00008000 /* VDD voltage 2.7 ~ 2.8 */ 126272cc70bSAndy Fleming #define MMC_VDD_28_29 0x00010000 /* VDD voltage 2.8 ~ 2.9 */ 127272cc70bSAndy Fleming #define MMC_VDD_29_30 0x00020000 /* VDD voltage 2.9 ~ 3.0 */ 128272cc70bSAndy Fleming #define MMC_VDD_30_31 0x00040000 /* VDD voltage 3.0 ~ 3.1 */ 129272cc70bSAndy Fleming #define MMC_VDD_31_32 0x00080000 /* VDD voltage 3.1 ~ 3.2 */ 130272cc70bSAndy Fleming #define MMC_VDD_32_33 0x00100000 /* VDD voltage 3.2 ~ 3.3 */ 131272cc70bSAndy Fleming #define MMC_VDD_33_34 0x00200000 /* VDD voltage 3.3 ~ 3.4 */ 132272cc70bSAndy Fleming #define MMC_VDD_34_35 0x00400000 /* VDD voltage 3.4 ~ 3.5 */ 133272cc70bSAndy Fleming #define MMC_VDD_35_36 0x00800000 /* VDD voltage 3.5 ~ 3.6 */ 134272cc70bSAndy Fleming 135272cc70bSAndy Fleming #define MMC_SWITCH_MODE_CMD_SET 0x00 /* Change the command set */ 136272cc70bSAndy Fleming #define MMC_SWITCH_MODE_SET_BITS 0x01 /* Set bits in EXT_CSD byte 137272cc70bSAndy Fleming addressed by index which are 138272cc70bSAndy Fleming 1 in value field */ 139272cc70bSAndy Fleming #define MMC_SWITCH_MODE_CLEAR_BITS 0x02 /* Clear bits in EXT_CSD byte 140272cc70bSAndy Fleming addressed by index, which are 141272cc70bSAndy Fleming 1 in value field */ 142272cc70bSAndy Fleming #define MMC_SWITCH_MODE_WRITE_BYTE 0x03 /* Set target byte to value */ 143272cc70bSAndy Fleming 144272cc70bSAndy Fleming #define SD_SWITCH_CHECK 0 145272cc70bSAndy Fleming #define SD_SWITCH_SWITCH 1 146272cc70bSAndy Fleming 147272cc70bSAndy Fleming /* 148272cc70bSAndy Fleming * EXT_CSD fields 149272cc70bSAndy Fleming */ 1500560db18SLei Wen #define EXT_CSD_PARTITIONING_SUPPORT 160 /* RO */ 1510560db18SLei Wen #define EXT_CSD_ERASE_GROUP_DEF 175 /* R/W */ 152bc897b1dSLei Wen #define EXT_CSD_PART_CONF 179 /* R/W */ 153272cc70bSAndy Fleming #define EXT_CSD_BUS_WIDTH 183 /* R/W */ 154272cc70bSAndy Fleming #define EXT_CSD_HS_TIMING 185 /* R/W */ 155272cc70bSAndy Fleming #define EXT_CSD_REV 192 /* RO */ 1560560db18SLei Wen #define EXT_CSD_CARD_TYPE 196 /* RO */ 157272cc70bSAndy Fleming #define EXT_CSD_SEC_CNT 212 /* RO, 4 bytes */ 1580560db18SLei Wen #define EXT_CSD_HC_ERASE_GRP_SIZE 224 /* RO */ 159272cc70bSAndy Fleming 160272cc70bSAndy Fleming /* 161272cc70bSAndy Fleming * EXT_CSD field definitions 162272cc70bSAndy Fleming */ 163272cc70bSAndy Fleming 164272cc70bSAndy Fleming #define EXT_CSD_CMD_SET_NORMAL (1 << 0) 165272cc70bSAndy Fleming #define EXT_CSD_CMD_SET_SECURE (1 << 1) 166272cc70bSAndy Fleming #define EXT_CSD_CMD_SET_CPSECURE (1 << 2) 167272cc70bSAndy Fleming 168272cc70bSAndy Fleming #define EXT_CSD_CARD_TYPE_26 (1 << 0) /* Card can run at 26MHz */ 169272cc70bSAndy Fleming #define EXT_CSD_CARD_TYPE_52 (1 << 1) /* Card can run at 52MHz */ 170272cc70bSAndy Fleming 171272cc70bSAndy Fleming #define EXT_CSD_BUS_WIDTH_1 0 /* Card is in 1 bit mode */ 172272cc70bSAndy Fleming #define EXT_CSD_BUS_WIDTH_4 1 /* Card is in 4 bit mode */ 173272cc70bSAndy Fleming #define EXT_CSD_BUS_WIDTH_8 2 /* Card is in 8 bit mode */ 174341188b9SHaavard Skinnemoen 1751de97f98SAndy Fleming #define R1_ILLEGAL_COMMAND (1 << 22) 1761de97f98SAndy Fleming #define R1_APP_CMD (1 << 5) 1771de97f98SAndy Fleming 178272cc70bSAndy Fleming #define MMC_RSP_PRESENT (1 << 0) 179272cc70bSAndy Fleming #define MMC_RSP_136 (1 << 1) /* 136 bit response */ 180272cc70bSAndy Fleming #define MMC_RSP_CRC (1 << 2) /* expect valid crc */ 181272cc70bSAndy Fleming #define MMC_RSP_BUSY (1 << 3) /* card may send busy */ 182272cc70bSAndy Fleming #define MMC_RSP_OPCODE (1 << 4) /* response contains opcode */ 183272cc70bSAndy Fleming 184272cc70bSAndy Fleming #define MMC_RSP_NONE (0) 185272cc70bSAndy Fleming #define MMC_RSP_R1 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE) 186272cc70bSAndy Fleming #define MMC_RSP_R1b (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE| \ 187272cc70bSAndy Fleming MMC_RSP_BUSY) 188272cc70bSAndy Fleming #define MMC_RSP_R2 (MMC_RSP_PRESENT|MMC_RSP_136|MMC_RSP_CRC) 189272cc70bSAndy Fleming #define MMC_RSP_R3 (MMC_RSP_PRESENT) 190272cc70bSAndy Fleming #define MMC_RSP_R4 (MMC_RSP_PRESENT) 191272cc70bSAndy Fleming #define MMC_RSP_R5 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE) 192272cc70bSAndy Fleming #define MMC_RSP_R6 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE) 193272cc70bSAndy Fleming #define MMC_RSP_R7 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE) 194272cc70bSAndy Fleming 195bc897b1dSLei Wen #define MMCPART_NOAVAILABLE (0xff) 196bc897b1dSLei Wen #define PART_ACCESS_MASK (0x7) 197bc897b1dSLei Wen #define PART_SUPPORT (0x1) 19871f95118Swdenk 1991de97f98SAndy Fleming struct mmc_cid { 2001de97f98SAndy Fleming unsigned long psn; 2011de97f98SAndy Fleming unsigned short oid; 2021de97f98SAndy Fleming unsigned char mid; 2031de97f98SAndy Fleming unsigned char prv; 2041de97f98SAndy Fleming unsigned char mdt; 2051de97f98SAndy Fleming char pnm[7]; 2061de97f98SAndy Fleming }; 2071de97f98SAndy Fleming 2081592ef85SReinhard Meyer /* 2091592ef85SReinhard Meyer * WARNING! 2101592ef85SReinhard Meyer * 2111592ef85SReinhard Meyer * This structure is used by atmel_mci.c only. 2121592ef85SReinhard Meyer * It works for the AVR32 architecture but NOT 2131592ef85SReinhard Meyer * for ARM/AT91 architectures. 2141592ef85SReinhard Meyer * Its use is highly depreciated. 2151592ef85SReinhard Meyer * After the atmel_mci.c driver for AVR32 has 2161592ef85SReinhard Meyer * been replaced this structure will be removed. 2171592ef85SReinhard Meyer */ 2181de97f98SAndy Fleming struct mmc_csd 2191de97f98SAndy Fleming { 2201de97f98SAndy Fleming u8 csd_structure:2, 2211de97f98SAndy Fleming spec_vers:4, 2221de97f98SAndy Fleming rsvd1:2; 2231de97f98SAndy Fleming u8 taac; 2241de97f98SAndy Fleming u8 nsac; 2251de97f98SAndy Fleming u8 tran_speed; 2261de97f98SAndy Fleming u16 ccc:12, 2271de97f98SAndy Fleming read_bl_len:4; 2281de97f98SAndy Fleming u64 read_bl_partial:1, 2291de97f98SAndy Fleming write_blk_misalign:1, 2301de97f98SAndy Fleming read_blk_misalign:1, 2311de97f98SAndy Fleming dsr_imp:1, 2321de97f98SAndy Fleming rsvd2:2, 2331de97f98SAndy Fleming c_size:12, 2341de97f98SAndy Fleming vdd_r_curr_min:3, 2351de97f98SAndy Fleming vdd_r_curr_max:3, 2361de97f98SAndy Fleming vdd_w_curr_min:3, 2371de97f98SAndy Fleming vdd_w_curr_max:3, 2381de97f98SAndy Fleming c_size_mult:3, 2391de97f98SAndy Fleming sector_size:5, 2401de97f98SAndy Fleming erase_grp_size:5, 2411de97f98SAndy Fleming wp_grp_size:5, 2421de97f98SAndy Fleming wp_grp_enable:1, 2431de97f98SAndy Fleming default_ecc:2, 2441de97f98SAndy Fleming r2w_factor:3, 2451de97f98SAndy Fleming write_bl_len:4, 2461de97f98SAndy Fleming write_bl_partial:1, 2471de97f98SAndy Fleming rsvd3:5; 2481de97f98SAndy Fleming u8 file_format_grp:1, 2491de97f98SAndy Fleming copy:1, 2501de97f98SAndy Fleming perm_write_protect:1, 2511de97f98SAndy Fleming tmp_write_protect:1, 2521de97f98SAndy Fleming file_format:2, 2531de97f98SAndy Fleming ecc:2; 2541de97f98SAndy Fleming u8 crc:7; 2551de97f98SAndy Fleming u8 one:1; 2561de97f98SAndy Fleming }; 2571de97f98SAndy Fleming 258272cc70bSAndy Fleming struct mmc_cmd { 259272cc70bSAndy Fleming ushort cmdidx; 260272cc70bSAndy Fleming uint resp_type; 261272cc70bSAndy Fleming uint cmdarg; 2620b453ffeSRabin Vincent uint response[4]; 263272cc70bSAndy Fleming uint flags; 264272cc70bSAndy Fleming }; 265272cc70bSAndy Fleming 266272cc70bSAndy Fleming struct mmc_data { 267272cc70bSAndy Fleming union { 268272cc70bSAndy Fleming char *dest; 269272cc70bSAndy Fleming const char *src; /* src buffers don't get written to */ 270272cc70bSAndy Fleming }; 271272cc70bSAndy Fleming uint flags; 272272cc70bSAndy Fleming uint blocks; 273272cc70bSAndy Fleming uint blocksize; 274272cc70bSAndy Fleming }; 275272cc70bSAndy Fleming 276272cc70bSAndy Fleming struct mmc { 277272cc70bSAndy Fleming struct list_head link; 278272cc70bSAndy Fleming char name[32]; 279272cc70bSAndy Fleming void *priv; 280272cc70bSAndy Fleming uint voltages; 281272cc70bSAndy Fleming uint version; 282bc897b1dSLei Wen uint has_init; 283272cc70bSAndy Fleming uint f_min; 284272cc70bSAndy Fleming uint f_max; 285272cc70bSAndy Fleming int high_capacity; 286272cc70bSAndy Fleming uint bus_width; 287272cc70bSAndy Fleming uint clock; 288272cc70bSAndy Fleming uint card_caps; 289272cc70bSAndy Fleming uint host_caps; 290272cc70bSAndy Fleming uint ocr; 291272cc70bSAndy Fleming uint scr[2]; 292272cc70bSAndy Fleming uint csd[4]; 2930b453ffeSRabin Vincent uint cid[4]; 294272cc70bSAndy Fleming ushort rca; 295bc897b1dSLei Wen char part_config; 296bc897b1dSLei Wen char part_num; 297272cc70bSAndy Fleming uint tran_speed; 298272cc70bSAndy Fleming uint read_bl_len; 299272cc70bSAndy Fleming uint write_bl_len; 300e6f99a56SLei Wen uint erase_grp_size; 301272cc70bSAndy Fleming u64 capacity; 302272cc70bSAndy Fleming block_dev_desc_t block_dev; 303272cc70bSAndy Fleming int (*send_cmd)(struct mmc *mmc, 304272cc70bSAndy Fleming struct mmc_cmd *cmd, struct mmc_data *data); 305272cc70bSAndy Fleming void (*set_ios)(struct mmc *mmc); 306272cc70bSAndy Fleming int (*init)(struct mmc *mmc); 30748972d90SThierry Reding int (*getcd)(struct mmc *mmc); 30857418d21SSandeep Paulraj uint b_max; 309272cc70bSAndy Fleming }; 310272cc70bSAndy Fleming 311272cc70bSAndy Fleming int mmc_register(struct mmc *mmc); 312272cc70bSAndy Fleming int mmc_initialize(bd_t *bis); 313272cc70bSAndy Fleming int mmc_init(struct mmc *mmc); 314272cc70bSAndy Fleming int mmc_read(struct mmc *mmc, u64 src, uchar *dst, int size); 3154a6ee172SJerry Huang void mmc_set_clock(struct mmc *mmc, uint clock); 316272cc70bSAndy Fleming struct mmc *find_mmc_device(int dev_num); 31789716964SSteve Sakoman int mmc_set_dev(int dev_num); 318272cc70bSAndy Fleming void print_mmc_devices(char separator); 319ea6ebe21SLei Wen int get_mmc_num(void); 320314284b1SThierry Reding int board_mmc_getcd(struct mmc *mmc); 321bc897b1dSLei Wen int mmc_switch_part(int dev_num, unsigned int part_num); 32248972d90SThierry Reding int mmc_getcd(struct mmc *mmc); 323272cc70bSAndy Fleming 3241592ef85SReinhard Meyer #ifdef CONFIG_GENERIC_MMC 3251592ef85SReinhard Meyer int atmel_mci_init(void *regs); 326d52ebf10SThomas Chou #define mmc_host_is_spi(mmc) ((mmc)->host_caps & MMC_MODE_SPI) 327d52ebf10SThomas Chou struct mmc *mmc_spi_init(uint bus, uint cs, uint speed, uint mode); 3281592ef85SReinhard Meyer #else 329272cc70bSAndy Fleming int mmc_legacy_init(int verbose); 330272cc70bSAndy Fleming #endif 3311592ef85SReinhard Meyer 33271f95118Swdenk #endif /* _MMC_H_ */ 333