xref: /rk3399_rockchip-uboot/include/mmc.h (revision d23d8d7e069c3aca071b7f68d9c15d11f8d4c84d)
171f95118Swdenk /*
24a6ee172SJerry Huang  * Copyright 2008,2010 Freescale Semiconductor, Inc
3272cc70bSAndy Fleming  * Andy Fleming
4272cc70bSAndy Fleming  *
5272cc70bSAndy Fleming  * Based (loosely) on the Linux code
671f95118Swdenk  *
771f95118Swdenk  * See file CREDITS for list of people who contributed to this
871f95118Swdenk  * project.
971f95118Swdenk  *
1071f95118Swdenk  * This program is free software; you can redistribute it and/or
1171f95118Swdenk  * modify it under the terms of the GNU General Public License as
1271f95118Swdenk  * published by the Free Software Foundation; either version 2 of
1371f95118Swdenk  * the License, or (at your option) any later version.
1471f95118Swdenk  *
1571f95118Swdenk  * This program is distributed in the hope that it will be useful,
1671f95118Swdenk  * but WITHOUT ANY WARRANTY; without even the implied warranty of
1771f95118Swdenk  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
1871f95118Swdenk  * GNU General Public License for more details.
1971f95118Swdenk  *
2071f95118Swdenk  * You should have received a copy of the GNU General Public License
2171f95118Swdenk  * along with this program; if not, write to the Free Software
2271f95118Swdenk  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
2371f95118Swdenk  * MA 02111-1307 USA
2471f95118Swdenk  */
2571f95118Swdenk 
2671f95118Swdenk #ifndef _MMC_H_
2771f95118Swdenk #define _MMC_H_
2871f95118Swdenk 
29272cc70bSAndy Fleming #include <linux/list.h>
300d986e61SLad, Prabhakar #include <linux/compiler.h>
31272cc70bSAndy Fleming 
32272cc70bSAndy Fleming #define SD_VERSION_SD	0x20000
33272cc70bSAndy Fleming #define SD_VERSION_2	(SD_VERSION_SD | 0x20)
34272cc70bSAndy Fleming #define SD_VERSION_1_0	(SD_VERSION_SD | 0x10)
35272cc70bSAndy Fleming #define SD_VERSION_1_10	(SD_VERSION_SD | 0x1a)
36272cc70bSAndy Fleming #define MMC_VERSION_MMC		0x10000
37272cc70bSAndy Fleming #define MMC_VERSION_UNKNOWN	(MMC_VERSION_MMC)
38272cc70bSAndy Fleming #define MMC_VERSION_1_2		(MMC_VERSION_MMC | 0x12)
39272cc70bSAndy Fleming #define MMC_VERSION_1_4		(MMC_VERSION_MMC | 0x14)
40272cc70bSAndy Fleming #define MMC_VERSION_2_2		(MMC_VERSION_MMC | 0x22)
41272cc70bSAndy Fleming #define MMC_VERSION_3		(MMC_VERSION_MMC | 0x30)
42272cc70bSAndy Fleming #define MMC_VERSION_4		(MMC_VERSION_MMC | 0x40)
43272cc70bSAndy Fleming 
44272cc70bSAndy Fleming #define MMC_MODE_HS		0x001
45272cc70bSAndy Fleming #define MMC_MODE_HS_52MHz	0x010
46272cc70bSAndy Fleming #define MMC_MODE_4BIT		0x100
47272cc70bSAndy Fleming #define MMC_MODE_8BIT		0x200
48d52ebf10SThomas Chou #define MMC_MODE_SPI		0x400
49b1f1e821SŁukasz Majewski #define MMC_MODE_HC		0x800
50272cc70bSAndy Fleming 
5162722036SŁukasz Majewski #define MMC_MODE_MASK_WIDTH_BITS (MMC_MODE_4BIT | MMC_MODE_8BIT)
5262722036SŁukasz Majewski #define MMC_MODE_WIDTH_BITS_SHIFT 8
5362722036SŁukasz Majewski 
54272cc70bSAndy Fleming #define SD_DATA_4BIT	0x00040000
55272cc70bSAndy Fleming 
5679b91de9SAlbin Tonnerre #define IS_SD(x) (x->version & SD_VERSION_SD)
57272cc70bSAndy Fleming 
58272cc70bSAndy Fleming #define MMC_DATA_READ		1
59272cc70bSAndy Fleming #define MMC_DATA_WRITE		2
60272cc70bSAndy Fleming 
61272cc70bSAndy Fleming #define NO_CARD_ERR		-16 /* No SD/MMC card inserted */
62272cc70bSAndy Fleming #define UNUSABLE_ERR		-17 /* Unusable Card */
63272cc70bSAndy Fleming #define COMM_ERR		-18 /* Communications Error */
64272cc70bSAndy Fleming #define TIMEOUT			-19
65272cc70bSAndy Fleming 
66341188b9SHaavard Skinnemoen #define MMC_CMD_GO_IDLE_STATE		0
67341188b9SHaavard Skinnemoen #define MMC_CMD_SEND_OP_COND		1
68341188b9SHaavard Skinnemoen #define MMC_CMD_ALL_SEND_CID		2
69341188b9SHaavard Skinnemoen #define MMC_CMD_SET_RELATIVE_ADDR	3
70341188b9SHaavard Skinnemoen #define MMC_CMD_SET_DSR			4
71272cc70bSAndy Fleming #define MMC_CMD_SWITCH			6
72341188b9SHaavard Skinnemoen #define MMC_CMD_SELECT_CARD		7
73272cc70bSAndy Fleming #define MMC_CMD_SEND_EXT_CSD		8
74341188b9SHaavard Skinnemoen #define MMC_CMD_SEND_CSD		9
75341188b9SHaavard Skinnemoen #define MMC_CMD_SEND_CID		10
76272cc70bSAndy Fleming #define MMC_CMD_STOP_TRANSMISSION	12
77341188b9SHaavard Skinnemoen #define MMC_CMD_SEND_STATUS		13
78341188b9SHaavard Skinnemoen #define MMC_CMD_SET_BLOCKLEN		16
79341188b9SHaavard Skinnemoen #define MMC_CMD_READ_SINGLE_BLOCK	17
80341188b9SHaavard Skinnemoen #define MMC_CMD_READ_MULTIPLE_BLOCK	18
81272cc70bSAndy Fleming #define MMC_CMD_WRITE_SINGLE_BLOCK	24
82272cc70bSAndy Fleming #define MMC_CMD_WRITE_MULTIPLE_BLOCK	25
83e6f99a56SLei Wen #define MMC_CMD_ERASE_GROUP_START	35
84e6f99a56SLei Wen #define MMC_CMD_ERASE_GROUP_END		36
85e6f99a56SLei Wen #define MMC_CMD_ERASE			38
86341188b9SHaavard Skinnemoen #define MMC_CMD_APP_CMD			55
87d52ebf10SThomas Chou #define MMC_CMD_SPI_READ_OCR		58
88d52ebf10SThomas Chou #define MMC_CMD_SPI_CRC_ON_OFF		59
89341188b9SHaavard Skinnemoen 
90341188b9SHaavard Skinnemoen #define SD_CMD_SEND_RELATIVE_ADDR	3
91272cc70bSAndy Fleming #define SD_CMD_SWITCH_FUNC		6
92341188b9SHaavard Skinnemoen #define SD_CMD_SEND_IF_COND		8
93341188b9SHaavard Skinnemoen 
94341188b9SHaavard Skinnemoen #define SD_CMD_APP_SET_BUS_WIDTH	6
95e6f99a56SLei Wen #define SD_CMD_ERASE_WR_BLK_START	32
96e6f99a56SLei Wen #define SD_CMD_ERASE_WR_BLK_END		33
97341188b9SHaavard Skinnemoen #define SD_CMD_APP_SEND_OP_COND		41
98272cc70bSAndy Fleming #define SD_CMD_APP_SEND_SCR		51
99272cc70bSAndy Fleming 
100272cc70bSAndy Fleming /* SCR definitions in different words */
101272cc70bSAndy Fleming #define SD_HIGHSPEED_BUSY	0x00020000
102272cc70bSAndy Fleming #define SD_HIGHSPEED_SUPPORTED	0x00020000
103272cc70bSAndy Fleming 
104272cc70bSAndy Fleming #define MMC_HS_TIMING		0x00000100
105272cc70bSAndy Fleming #define MMC_HS_52MHZ		0x2
106272cc70bSAndy Fleming 
1070b453ffeSRabin Vincent #define OCR_BUSY		0x80000000
108272cc70bSAndy Fleming #define OCR_HCS			0x40000000
10931cacbabSRaffaele Recalcati #define OCR_VOLTAGE_MASK	0x007FFF80
11031cacbabSRaffaele Recalcati #define OCR_ACCESS_MODE		0x60000000
111272cc70bSAndy Fleming 
112e6f99a56SLei Wen #define SECURE_ERASE		0x80000000
113e6f99a56SLei Wen 
1145d4fc8d9SRaffaele Recalcati #define MMC_STATUS_MASK		(~0x0206BF7F)
1155d4fc8d9SRaffaele Recalcati #define MMC_STATUS_RDY_FOR_DATA (1 << 8)
1165d4fc8d9SRaffaele Recalcati #define MMC_STATUS_CURR_STATE	(0xf << 9)
117ed018b21SThomas Chou #define MMC_STATUS_ERROR	(1 << 19)
1185d4fc8d9SRaffaele Recalcati 
119d617c426SJan Kloetzke #define MMC_STATE_PRG		(7 << 9)
120d617c426SJan Kloetzke 
121272cc70bSAndy Fleming #define MMC_VDD_165_195		0x00000080	/* VDD voltage 1.65 - 1.95 */
122272cc70bSAndy Fleming #define MMC_VDD_20_21		0x00000100	/* VDD voltage 2.0 ~ 2.1 */
123272cc70bSAndy Fleming #define MMC_VDD_21_22		0x00000200	/* VDD voltage 2.1 ~ 2.2 */
124272cc70bSAndy Fleming #define MMC_VDD_22_23		0x00000400	/* VDD voltage 2.2 ~ 2.3 */
125272cc70bSAndy Fleming #define MMC_VDD_23_24		0x00000800	/* VDD voltage 2.3 ~ 2.4 */
126272cc70bSAndy Fleming #define MMC_VDD_24_25		0x00001000	/* VDD voltage 2.4 ~ 2.5 */
127272cc70bSAndy Fleming #define MMC_VDD_25_26		0x00002000	/* VDD voltage 2.5 ~ 2.6 */
128272cc70bSAndy Fleming #define MMC_VDD_26_27		0x00004000	/* VDD voltage 2.6 ~ 2.7 */
129272cc70bSAndy Fleming #define MMC_VDD_27_28		0x00008000	/* VDD voltage 2.7 ~ 2.8 */
130272cc70bSAndy Fleming #define MMC_VDD_28_29		0x00010000	/* VDD voltage 2.8 ~ 2.9 */
131272cc70bSAndy Fleming #define MMC_VDD_29_30		0x00020000	/* VDD voltage 2.9 ~ 3.0 */
132272cc70bSAndy Fleming #define MMC_VDD_30_31		0x00040000	/* VDD voltage 3.0 ~ 3.1 */
133272cc70bSAndy Fleming #define MMC_VDD_31_32		0x00080000	/* VDD voltage 3.1 ~ 3.2 */
134272cc70bSAndy Fleming #define MMC_VDD_32_33		0x00100000	/* VDD voltage 3.2 ~ 3.3 */
135272cc70bSAndy Fleming #define MMC_VDD_33_34		0x00200000	/* VDD voltage 3.3 ~ 3.4 */
136272cc70bSAndy Fleming #define MMC_VDD_34_35		0x00400000	/* VDD voltage 3.4 ~ 3.5 */
137272cc70bSAndy Fleming #define MMC_VDD_35_36		0x00800000	/* VDD voltage 3.5 ~ 3.6 */
138272cc70bSAndy Fleming 
139272cc70bSAndy Fleming #define MMC_SWITCH_MODE_CMD_SET		0x00 /* Change the command set */
140272cc70bSAndy Fleming #define MMC_SWITCH_MODE_SET_BITS	0x01 /* Set bits in EXT_CSD byte
141272cc70bSAndy Fleming 						addressed by index which are
142272cc70bSAndy Fleming 						1 in value field */
143272cc70bSAndy Fleming #define MMC_SWITCH_MODE_CLEAR_BITS	0x02 /* Clear bits in EXT_CSD byte
144272cc70bSAndy Fleming 						addressed by index, which are
145272cc70bSAndy Fleming 						1 in value field */
146272cc70bSAndy Fleming #define MMC_SWITCH_MODE_WRITE_BYTE	0x03 /* Set target byte to value */
147272cc70bSAndy Fleming 
148272cc70bSAndy Fleming #define SD_SWITCH_CHECK		0
149272cc70bSAndy Fleming #define SD_SWITCH_SWITCH	1
150272cc70bSAndy Fleming 
151272cc70bSAndy Fleming /*
152272cc70bSAndy Fleming  * EXT_CSD fields
153272cc70bSAndy Fleming  */
1540560db18SLei Wen #define EXT_CSD_PARTITIONING_SUPPORT	160	/* RO */
1550560db18SLei Wen #define EXT_CSD_ERASE_GROUP_DEF		175	/* R/W */
156bc897b1dSLei Wen #define EXT_CSD_PART_CONF		179	/* R/W */
157272cc70bSAndy Fleming #define EXT_CSD_BUS_WIDTH		183	/* R/W */
158272cc70bSAndy Fleming #define EXT_CSD_HS_TIMING		185	/* R/W */
159272cc70bSAndy Fleming #define EXT_CSD_REV			192	/* RO */
1600560db18SLei Wen #define EXT_CSD_CARD_TYPE		196	/* RO */
161272cc70bSAndy Fleming #define EXT_CSD_SEC_CNT			212	/* RO, 4 bytes */
1620560db18SLei Wen #define EXT_CSD_HC_ERASE_GRP_SIZE	224	/* RO */
1638948ea83SStephen Warren #define EXT_CSD_BOOT_MULT		226	/* RO */
164272cc70bSAndy Fleming 
165272cc70bSAndy Fleming /*
166272cc70bSAndy Fleming  * EXT_CSD field definitions
167272cc70bSAndy Fleming  */
168272cc70bSAndy Fleming 
169272cc70bSAndy Fleming #define EXT_CSD_CMD_SET_NORMAL		(1 << 0)
170272cc70bSAndy Fleming #define EXT_CSD_CMD_SET_SECURE		(1 << 1)
171272cc70bSAndy Fleming #define EXT_CSD_CMD_SET_CPSECURE	(1 << 2)
172272cc70bSAndy Fleming 
173272cc70bSAndy Fleming #define EXT_CSD_CARD_TYPE_26	(1 << 0)	/* Card can run at 26MHz */
174272cc70bSAndy Fleming #define EXT_CSD_CARD_TYPE_52	(1 << 1)	/* Card can run at 52MHz */
175272cc70bSAndy Fleming 
176272cc70bSAndy Fleming #define EXT_CSD_BUS_WIDTH_1	0	/* Card is in 1 bit mode */
177272cc70bSAndy Fleming #define EXT_CSD_BUS_WIDTH_4	1	/* Card is in 4 bit mode */
178272cc70bSAndy Fleming #define EXT_CSD_BUS_WIDTH_8	2	/* Card is in 8 bit mode */
179341188b9SHaavard Skinnemoen 
1801de97f98SAndy Fleming #define R1_ILLEGAL_COMMAND		(1 << 22)
1811de97f98SAndy Fleming #define R1_APP_CMD			(1 << 5)
1821de97f98SAndy Fleming 
183272cc70bSAndy Fleming #define MMC_RSP_PRESENT (1 << 0)
184272cc70bSAndy Fleming #define MMC_RSP_136	(1 << 1)		/* 136 bit response */
185272cc70bSAndy Fleming #define MMC_RSP_CRC	(1 << 2)		/* expect valid crc */
186272cc70bSAndy Fleming #define MMC_RSP_BUSY	(1 << 3)		/* card may send busy */
187272cc70bSAndy Fleming #define MMC_RSP_OPCODE	(1 << 4)		/* response contains opcode */
188272cc70bSAndy Fleming 
189272cc70bSAndy Fleming #define MMC_RSP_NONE	(0)
190272cc70bSAndy Fleming #define MMC_RSP_R1	(MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE)
191272cc70bSAndy Fleming #define MMC_RSP_R1b	(MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE| \
192272cc70bSAndy Fleming 			MMC_RSP_BUSY)
193272cc70bSAndy Fleming #define MMC_RSP_R2	(MMC_RSP_PRESENT|MMC_RSP_136|MMC_RSP_CRC)
194272cc70bSAndy Fleming #define MMC_RSP_R3	(MMC_RSP_PRESENT)
195272cc70bSAndy Fleming #define MMC_RSP_R4	(MMC_RSP_PRESENT)
196272cc70bSAndy Fleming #define MMC_RSP_R5	(MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE)
197272cc70bSAndy Fleming #define MMC_RSP_R6	(MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE)
198272cc70bSAndy Fleming #define MMC_RSP_R7	(MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE)
199272cc70bSAndy Fleming 
200bc897b1dSLei Wen #define MMCPART_NOAVAILABLE	(0xff)
201bc897b1dSLei Wen #define PART_ACCESS_MASK	(0x7)
202bc897b1dSLei Wen #define PART_SUPPORT		(0x1)
20371f95118Swdenk 
2041de97f98SAndy Fleming struct mmc_cid {
2051de97f98SAndy Fleming 	unsigned long psn;
2061de97f98SAndy Fleming 	unsigned short oid;
2071de97f98SAndy Fleming 	unsigned char mid;
2081de97f98SAndy Fleming 	unsigned char prv;
2091de97f98SAndy Fleming 	unsigned char mdt;
2101de97f98SAndy Fleming 	char pnm[7];
2111de97f98SAndy Fleming };
2121de97f98SAndy Fleming 
213272cc70bSAndy Fleming struct mmc_cmd {
214272cc70bSAndy Fleming 	ushort cmdidx;
215272cc70bSAndy Fleming 	uint resp_type;
216272cc70bSAndy Fleming 	uint cmdarg;
2170b453ffeSRabin Vincent 	uint response[4];
218272cc70bSAndy Fleming };
219272cc70bSAndy Fleming 
220272cc70bSAndy Fleming struct mmc_data {
221272cc70bSAndy Fleming 	union {
222272cc70bSAndy Fleming 		char *dest;
223272cc70bSAndy Fleming 		const char *src; /* src buffers don't get written to */
224272cc70bSAndy Fleming 	};
225272cc70bSAndy Fleming 	uint flags;
226272cc70bSAndy Fleming 	uint blocks;
227272cc70bSAndy Fleming 	uint blocksize;
228272cc70bSAndy Fleming };
229272cc70bSAndy Fleming 
230272cc70bSAndy Fleming struct mmc {
231272cc70bSAndy Fleming 	struct list_head link;
232272cc70bSAndy Fleming 	char name[32];
233272cc70bSAndy Fleming 	void *priv;
234272cc70bSAndy Fleming 	uint voltages;
235272cc70bSAndy Fleming 	uint version;
236bc897b1dSLei Wen 	uint has_init;
237272cc70bSAndy Fleming 	uint f_min;
238272cc70bSAndy Fleming 	uint f_max;
239272cc70bSAndy Fleming 	int high_capacity;
240272cc70bSAndy Fleming 	uint bus_width;
241272cc70bSAndy Fleming 	uint clock;
242272cc70bSAndy Fleming 	uint card_caps;
243272cc70bSAndy Fleming 	uint host_caps;
244272cc70bSAndy Fleming 	uint ocr;
245272cc70bSAndy Fleming 	uint scr[2];
246272cc70bSAndy Fleming 	uint csd[4];
2470b453ffeSRabin Vincent 	uint cid[4];
248272cc70bSAndy Fleming 	ushort rca;
249bc897b1dSLei Wen 	char part_config;
250bc897b1dSLei Wen 	char part_num;
251272cc70bSAndy Fleming 	uint tran_speed;
252272cc70bSAndy Fleming 	uint read_bl_len;
253272cc70bSAndy Fleming 	uint write_bl_len;
254e6f99a56SLei Wen 	uint erase_grp_size;
255272cc70bSAndy Fleming 	u64 capacity;
256272cc70bSAndy Fleming 	block_dev_desc_t block_dev;
257272cc70bSAndy Fleming 	int (*send_cmd)(struct mmc *mmc,
258272cc70bSAndy Fleming 			struct mmc_cmd *cmd, struct mmc_data *data);
259272cc70bSAndy Fleming 	void (*set_ios)(struct mmc *mmc);
260272cc70bSAndy Fleming 	int (*init)(struct mmc *mmc);
26148972d90SThierry Reding 	int (*getcd)(struct mmc *mmc);
262*d23d8d7eSNikita Kiryanov 	int (*getwp)(struct mmc *mmc);
26357418d21SSandeep Paulraj 	uint b_max;
264272cc70bSAndy Fleming };
265272cc70bSAndy Fleming 
266272cc70bSAndy Fleming int mmc_register(struct mmc *mmc);
267272cc70bSAndy Fleming int mmc_initialize(bd_t *bis);
268272cc70bSAndy Fleming int mmc_init(struct mmc *mmc);
269272cc70bSAndy Fleming int mmc_read(struct mmc *mmc, u64 src, uchar *dst, int size);
2704a6ee172SJerry Huang void mmc_set_clock(struct mmc *mmc, uint clock);
271272cc70bSAndy Fleming struct mmc *find_mmc_device(int dev_num);
27289716964SSteve Sakoman int mmc_set_dev(int dev_num);
273272cc70bSAndy Fleming void print_mmc_devices(char separator);
274ea6ebe21SLei Wen int get_mmc_num(void);
275314284b1SThierry Reding int board_mmc_getcd(struct mmc *mmc);
276bc897b1dSLei Wen int mmc_switch_part(int dev_num, unsigned int part_num);
27748972d90SThierry Reding int mmc_getcd(struct mmc *mmc);
278*d23d8d7eSNikita Kiryanov int mmc_getwp(struct mmc *mmc);
2790d986e61SLad, Prabhakar void spl_mmc_load(void) __noreturn;
280272cc70bSAndy Fleming 
2811592ef85SReinhard Meyer #ifdef CONFIG_GENERIC_MMC
282d52ebf10SThomas Chou #define mmc_host_is_spi(mmc)	((mmc)->host_caps & MMC_MODE_SPI)
283d52ebf10SThomas Chou struct mmc *mmc_spi_init(uint bus, uint cs, uint speed, uint mode);
2841592ef85SReinhard Meyer #else
285272cc70bSAndy Fleming int mmc_legacy_init(int verbose);
286272cc70bSAndy Fleming #endif
2871592ef85SReinhard Meyer 
28871f95118Swdenk #endif /* _MMC_H_ */
289