xref: /rk3399_rockchip-uboot/include/mmc.h (revision cb5ec33d9096f1f57c5ccc97d44ca0fb771729f5)
171f95118Swdenk /*
24a6ee172SJerry Huang  * Copyright 2008,2010 Freescale Semiconductor, Inc
3272cc70bSAndy Fleming  * Andy Fleming
4272cc70bSAndy Fleming  *
5272cc70bSAndy Fleming  * Based (loosely) on the Linux code
671f95118Swdenk  *
71a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
871f95118Swdenk  */
971f95118Swdenk 
1071f95118Swdenk #ifndef _MMC_H_
1171f95118Swdenk #define _MMC_H_
1271f95118Swdenk 
13272cc70bSAndy Fleming #include <linux/list.h>
140d986e61SLad, Prabhakar #include <linux/compiler.h>
1507a2d42cSMateusz Zalega #include <part.h>
16272cc70bSAndy Fleming 
174b7cee53SPantelis Antoniou /* SD/MMC version bits; 8 flags, 8 major, 8 minor, 8 change */
184b7cee53SPantelis Antoniou #define SD_VERSION_SD	(1U << 31)
194b7cee53SPantelis Antoniou #define MMC_VERSION_MMC	(1U << 30)
204b7cee53SPantelis Antoniou 
214b7cee53SPantelis Antoniou #define MAKE_SDMMC_VERSION(a, b, c)	\
224b7cee53SPantelis Antoniou 	((((u32)(a)) << 16) | ((u32)(b) << 8) | (u32)(c))
234b7cee53SPantelis Antoniou #define MAKE_SD_VERSION(a, b, c)	\
244b7cee53SPantelis Antoniou 	(SD_VERSION_SD | MAKE_SDMMC_VERSION(a, b, c))
254b7cee53SPantelis Antoniou #define MAKE_MMC_VERSION(a, b, c)	\
264b7cee53SPantelis Antoniou 	(MMC_VERSION_MMC | MAKE_SDMMC_VERSION(a, b, c))
274b7cee53SPantelis Antoniou 
284b7cee53SPantelis Antoniou #define EXTRACT_SDMMC_MAJOR_VERSION(x)	\
294b7cee53SPantelis Antoniou 	(((u32)(x) >> 16) & 0xff)
304b7cee53SPantelis Antoniou #define EXTRACT_SDMMC_MINOR_VERSION(x)	\
314b7cee53SPantelis Antoniou 	(((u32)(x) >> 8) & 0xff)
324b7cee53SPantelis Antoniou #define EXTRACT_SDMMC_CHANGE_VERSION(x)	\
334b7cee53SPantelis Antoniou 	((u32)(x) & 0xff)
344b7cee53SPantelis Antoniou 
354b7cee53SPantelis Antoniou #define SD_VERSION_3		MAKE_SD_VERSION(3, 0, 0)
364b7cee53SPantelis Antoniou #define SD_VERSION_2		MAKE_SD_VERSION(2, 0, 0)
374b7cee53SPantelis Antoniou #define SD_VERSION_1_0		MAKE_SD_VERSION(1, 0, 0)
384b7cee53SPantelis Antoniou #define SD_VERSION_1_10		MAKE_SD_VERSION(1, 10, 0)
394b7cee53SPantelis Antoniou 
404b7cee53SPantelis Antoniou #define MMC_VERSION_UNKNOWN	MAKE_MMC_VERSION(0, 0, 0)
414b7cee53SPantelis Antoniou #define MMC_VERSION_1_2		MAKE_MMC_VERSION(1, 2, 0)
424b7cee53SPantelis Antoniou #define MMC_VERSION_1_4		MAKE_MMC_VERSION(1, 4, 0)
434b7cee53SPantelis Antoniou #define MMC_VERSION_2_2		MAKE_MMC_VERSION(2, 2, 0)
444b7cee53SPantelis Antoniou #define MMC_VERSION_3		MAKE_MMC_VERSION(3, 0, 0)
454b7cee53SPantelis Antoniou #define MMC_VERSION_4		MAKE_MMC_VERSION(4, 0, 0)
464b7cee53SPantelis Antoniou #define MMC_VERSION_4_1		MAKE_MMC_VERSION(4, 1, 0)
474b7cee53SPantelis Antoniou #define MMC_VERSION_4_2		MAKE_MMC_VERSION(4, 2, 0)
484b7cee53SPantelis Antoniou #define MMC_VERSION_4_3		MAKE_MMC_VERSION(4, 3, 0)
494b7cee53SPantelis Antoniou #define MMC_VERSION_4_41	MAKE_MMC_VERSION(4, 4, 1)
504b7cee53SPantelis Antoniou #define MMC_VERSION_4_5		MAKE_MMC_VERSION(4, 5, 0)
514b7cee53SPantelis Antoniou #define MMC_VERSION_5_0		MAKE_MMC_VERSION(5, 0, 0)
52272cc70bSAndy Fleming 
538caf46d1SJaehoon Chung #define MMC_MODE_HS		(1 << 0)
548caf46d1SJaehoon Chung #define MMC_MODE_HS_52MHz	(1 << 1)
558caf46d1SJaehoon Chung #define MMC_MODE_4BIT		(1 << 2)
568caf46d1SJaehoon Chung #define MMC_MODE_8BIT		(1 << 3)
578caf46d1SJaehoon Chung #define MMC_MODE_SPI		(1 << 4)
585a20397bSRob Herring #define MMC_MODE_DDR_52MHz	(1 << 5)
5962722036SŁukasz Majewski 
60272cc70bSAndy Fleming #define SD_DATA_4BIT	0x00040000
61272cc70bSAndy Fleming 
624b7cee53SPantelis Antoniou #define IS_SD(x)	((x)->version & SD_VERSION_SD)
633f2da751SAndrew Gabbasov #define IS_MMC(x)	((x)->version & MMC_VERSION_MMC)
64272cc70bSAndy Fleming 
65272cc70bSAndy Fleming #define MMC_DATA_READ		1
66272cc70bSAndy Fleming #define MMC_DATA_WRITE		2
67272cc70bSAndy Fleming 
68272cc70bSAndy Fleming #define NO_CARD_ERR		-16 /* No SD/MMC card inserted */
69272cc70bSAndy Fleming #define UNUSABLE_ERR		-17 /* Unusable Card */
70272cc70bSAndy Fleming #define COMM_ERR		-18 /* Communications Error */
71272cc70bSAndy Fleming #define TIMEOUT			-19
72bd47c135SAndrew Gabbasov #define SWITCH_ERR		-20 /* Card reports failure to switch mode */
73272cc70bSAndy Fleming 
74341188b9SHaavard Skinnemoen #define MMC_CMD_GO_IDLE_STATE		0
75341188b9SHaavard Skinnemoen #define MMC_CMD_SEND_OP_COND		1
76341188b9SHaavard Skinnemoen #define MMC_CMD_ALL_SEND_CID		2
77341188b9SHaavard Skinnemoen #define MMC_CMD_SET_RELATIVE_ADDR	3
78341188b9SHaavard Skinnemoen #define MMC_CMD_SET_DSR			4
79272cc70bSAndy Fleming #define MMC_CMD_SWITCH			6
80341188b9SHaavard Skinnemoen #define MMC_CMD_SELECT_CARD		7
81272cc70bSAndy Fleming #define MMC_CMD_SEND_EXT_CSD		8
82341188b9SHaavard Skinnemoen #define MMC_CMD_SEND_CSD		9
83341188b9SHaavard Skinnemoen #define MMC_CMD_SEND_CID		10
84272cc70bSAndy Fleming #define MMC_CMD_STOP_TRANSMISSION	12
85341188b9SHaavard Skinnemoen #define MMC_CMD_SEND_STATUS		13
86341188b9SHaavard Skinnemoen #define MMC_CMD_SET_BLOCKLEN		16
87341188b9SHaavard Skinnemoen #define MMC_CMD_READ_SINGLE_BLOCK	17
88341188b9SHaavard Skinnemoen #define MMC_CMD_READ_MULTIPLE_BLOCK	18
8991fdabc6SPierre Aubert #define MMC_CMD_SET_BLOCK_COUNT         23
90272cc70bSAndy Fleming #define MMC_CMD_WRITE_SINGLE_BLOCK	24
91272cc70bSAndy Fleming #define MMC_CMD_WRITE_MULTIPLE_BLOCK	25
92e6f99a56SLei Wen #define MMC_CMD_ERASE_GROUP_START	35
93e6f99a56SLei Wen #define MMC_CMD_ERASE_GROUP_END		36
94e6f99a56SLei Wen #define MMC_CMD_ERASE			38
95341188b9SHaavard Skinnemoen #define MMC_CMD_APP_CMD			55
96d52ebf10SThomas Chou #define MMC_CMD_SPI_READ_OCR		58
97d52ebf10SThomas Chou #define MMC_CMD_SPI_CRC_ON_OFF		59
983690d6d6SAmar #define MMC_CMD_RES_MAN			62
993690d6d6SAmar 
1003690d6d6SAmar #define MMC_CMD62_ARG1			0xefac62ec
1013690d6d6SAmar #define MMC_CMD62_ARG2			0xcbaea7
1023690d6d6SAmar 
103341188b9SHaavard Skinnemoen 
104341188b9SHaavard Skinnemoen #define SD_CMD_SEND_RELATIVE_ADDR	3
105272cc70bSAndy Fleming #define SD_CMD_SWITCH_FUNC		6
106341188b9SHaavard Skinnemoen #define SD_CMD_SEND_IF_COND		8
107f022d36eSOtavio Salvador #define SD_CMD_SWITCH_UHS18V		11
108341188b9SHaavard Skinnemoen 
109341188b9SHaavard Skinnemoen #define SD_CMD_APP_SET_BUS_WIDTH	6
110e6f99a56SLei Wen #define SD_CMD_ERASE_WR_BLK_START	32
111e6f99a56SLei Wen #define SD_CMD_ERASE_WR_BLK_END		33
112341188b9SHaavard Skinnemoen #define SD_CMD_APP_SEND_OP_COND		41
113272cc70bSAndy Fleming #define SD_CMD_APP_SEND_SCR		51
114272cc70bSAndy Fleming 
115272cc70bSAndy Fleming /* SCR definitions in different words */
116272cc70bSAndy Fleming #define SD_HIGHSPEED_BUSY	0x00020000
117272cc70bSAndy Fleming #define SD_HIGHSPEED_SUPPORTED	0x00020000
118272cc70bSAndy Fleming 
1190b453ffeSRabin Vincent #define OCR_BUSY		0x80000000
120272cc70bSAndy Fleming #define OCR_HCS			0x40000000
12131cacbabSRaffaele Recalcati #define OCR_VOLTAGE_MASK	0x007FFF80
12231cacbabSRaffaele Recalcati #define OCR_ACCESS_MODE		0x60000000
123272cc70bSAndy Fleming 
1241aa2d074SEric Nelson #define MMC_ERASE_ARG		0x00000000
1251aa2d074SEric Nelson #define MMC_SECURE_ERASE_ARG	0x80000000
1261aa2d074SEric Nelson #define MMC_TRIM_ARG		0x00000001
1271aa2d074SEric Nelson #define MMC_DISCARD_ARG		0x00000003
1281aa2d074SEric Nelson #define MMC_SECURE_TRIM1_ARG	0x80000001
1291aa2d074SEric Nelson #define MMC_SECURE_TRIM2_ARG	0x80008000
130e6f99a56SLei Wen 
1315d4fc8d9SRaffaele Recalcati #define MMC_STATUS_MASK		(~0x0206BF7F)
1326b2221b0SAndrew Gabbasov #define MMC_STATUS_SWITCH_ERROR	(1 << 7)
1335d4fc8d9SRaffaele Recalcati #define MMC_STATUS_RDY_FOR_DATA (1 << 8)
1345d4fc8d9SRaffaele Recalcati #define MMC_STATUS_CURR_STATE	(0xf << 9)
135ed018b21SThomas Chou #define MMC_STATUS_ERROR	(1 << 19)
1365d4fc8d9SRaffaele Recalcati 
137d617c426SJan Kloetzke #define MMC_STATE_PRG		(7 << 9)
138d617c426SJan Kloetzke 
139272cc70bSAndy Fleming #define MMC_VDD_165_195		0x00000080	/* VDD voltage 1.65 - 1.95 */
140272cc70bSAndy Fleming #define MMC_VDD_20_21		0x00000100	/* VDD voltage 2.0 ~ 2.1 */
141272cc70bSAndy Fleming #define MMC_VDD_21_22		0x00000200	/* VDD voltage 2.1 ~ 2.2 */
142272cc70bSAndy Fleming #define MMC_VDD_22_23		0x00000400	/* VDD voltage 2.2 ~ 2.3 */
143272cc70bSAndy Fleming #define MMC_VDD_23_24		0x00000800	/* VDD voltage 2.3 ~ 2.4 */
144272cc70bSAndy Fleming #define MMC_VDD_24_25		0x00001000	/* VDD voltage 2.4 ~ 2.5 */
145272cc70bSAndy Fleming #define MMC_VDD_25_26		0x00002000	/* VDD voltage 2.5 ~ 2.6 */
146272cc70bSAndy Fleming #define MMC_VDD_26_27		0x00004000	/* VDD voltage 2.6 ~ 2.7 */
147272cc70bSAndy Fleming #define MMC_VDD_27_28		0x00008000	/* VDD voltage 2.7 ~ 2.8 */
148272cc70bSAndy Fleming #define MMC_VDD_28_29		0x00010000	/* VDD voltage 2.8 ~ 2.9 */
149272cc70bSAndy Fleming #define MMC_VDD_29_30		0x00020000	/* VDD voltage 2.9 ~ 3.0 */
150272cc70bSAndy Fleming #define MMC_VDD_30_31		0x00040000	/* VDD voltage 3.0 ~ 3.1 */
151272cc70bSAndy Fleming #define MMC_VDD_31_32		0x00080000	/* VDD voltage 3.1 ~ 3.2 */
152272cc70bSAndy Fleming #define MMC_VDD_32_33		0x00100000	/* VDD voltage 3.2 ~ 3.3 */
153272cc70bSAndy Fleming #define MMC_VDD_33_34		0x00200000	/* VDD voltage 3.3 ~ 3.4 */
154272cc70bSAndy Fleming #define MMC_VDD_34_35		0x00400000	/* VDD voltage 3.4 ~ 3.5 */
155272cc70bSAndy Fleming #define MMC_VDD_35_36		0x00800000	/* VDD voltage 3.5 ~ 3.6 */
156272cc70bSAndy Fleming 
157272cc70bSAndy Fleming #define MMC_SWITCH_MODE_CMD_SET		0x00 /* Change the command set */
158272cc70bSAndy Fleming #define MMC_SWITCH_MODE_SET_BITS	0x01 /* Set bits in EXT_CSD byte
159272cc70bSAndy Fleming 						addressed by index which are
160272cc70bSAndy Fleming 						1 in value field */
161272cc70bSAndy Fleming #define MMC_SWITCH_MODE_CLEAR_BITS	0x02 /* Clear bits in EXT_CSD byte
162272cc70bSAndy Fleming 						addressed by index, which are
163272cc70bSAndy Fleming 						1 in value field */
164272cc70bSAndy Fleming #define MMC_SWITCH_MODE_WRITE_BYTE	0x03 /* Set target byte to value */
165272cc70bSAndy Fleming 
166272cc70bSAndy Fleming #define SD_SWITCH_CHECK		0
167272cc70bSAndy Fleming #define SD_SWITCH_SWITCH	1
168272cc70bSAndy Fleming 
169272cc70bSAndy Fleming /*
170272cc70bSAndy Fleming  * EXT_CSD fields
171272cc70bSAndy Fleming  */
172a7f852b6SDiego Santa Cruz #define EXT_CSD_ENH_START_ADDR		136	/* R/W */
173a7f852b6SDiego Santa Cruz #define EXT_CSD_ENH_SIZE_MULT		140	/* R/W */
174f866a46dSStephen Warren #define EXT_CSD_GP_SIZE_MULT		143	/* R/W */
175d7b29129SMarkus Niebel #define EXT_CSD_PARTITION_SETTING	155	/* R/W */
1761937e5aaSOliver Metz #define EXT_CSD_PARTITIONS_ATTRIBUTE	156	/* R/W */
177ac9da0e0SDiego Santa Cruz #define EXT_CSD_MAX_ENH_SIZE_MULT	157	/* R */
1780560db18SLei Wen #define EXT_CSD_PARTITIONING_SUPPORT	160	/* RO */
17933ace362STom Rini #define EXT_CSD_RST_N_FUNCTION		162	/* R/W */
1808dda5b0eSDiego Santa Cruz #define EXT_CSD_WR_REL_PARAM		166	/* R */
1818dda5b0eSDiego Santa Cruz #define EXT_CSD_WR_REL_SET		167	/* R/W */
182f866a46dSStephen Warren #define EXT_CSD_RPMB_MULT		168	/* RO */
1830560db18SLei Wen #define EXT_CSD_ERASE_GROUP_DEF		175	/* R/W */
1843690d6d6SAmar #define EXT_CSD_BOOT_BUS_WIDTH		177
185bc897b1dSLei Wen #define EXT_CSD_PART_CONF		179	/* R/W */
186272cc70bSAndy Fleming #define EXT_CSD_BUS_WIDTH		183	/* R/W */
187272cc70bSAndy Fleming #define EXT_CSD_HS_TIMING		185	/* R/W */
188272cc70bSAndy Fleming #define EXT_CSD_REV			192	/* RO */
1890560db18SLei Wen #define EXT_CSD_CARD_TYPE		196	/* RO */
190272cc70bSAndy Fleming #define EXT_CSD_SEC_CNT			212	/* RO, 4 bytes */
191f866a46dSStephen Warren #define EXT_CSD_HC_WP_GRP_SIZE		221	/* RO */
1920560db18SLei Wen #define EXT_CSD_HC_ERASE_GRP_SIZE	224	/* RO */
1938948ea83SStephen Warren #define EXT_CSD_BOOT_MULT		226	/* RO */
194272cc70bSAndy Fleming 
195272cc70bSAndy Fleming /*
196272cc70bSAndy Fleming  * EXT_CSD field definitions
197272cc70bSAndy Fleming  */
198272cc70bSAndy Fleming 
199272cc70bSAndy Fleming #define EXT_CSD_CMD_SET_NORMAL		(1 << 0)
200272cc70bSAndy Fleming #define EXT_CSD_CMD_SET_SECURE		(1 << 1)
201272cc70bSAndy Fleming #define EXT_CSD_CMD_SET_CPSECURE	(1 << 2)
202272cc70bSAndy Fleming 
203272cc70bSAndy Fleming #define EXT_CSD_CARD_TYPE_26	(1 << 0)	/* Card can run at 26MHz */
204272cc70bSAndy Fleming #define EXT_CSD_CARD_TYPE_52	(1 << 1)	/* Card can run at 52MHz */
205d22e3d46SJaehoon Chung #define EXT_CSD_CARD_TYPE_DDR_1_8V	(1 << 2)
206d22e3d46SJaehoon Chung #define EXT_CSD_CARD_TYPE_DDR_1_2V	(1 << 3)
207d22e3d46SJaehoon Chung #define EXT_CSD_CARD_TYPE_DDR_52	(EXT_CSD_CARD_TYPE_DDR_1_8V \
208d22e3d46SJaehoon Chung 					| EXT_CSD_CARD_TYPE_DDR_1_2V)
209272cc70bSAndy Fleming 
210272cc70bSAndy Fleming #define EXT_CSD_BUS_WIDTH_1	0	/* Card is in 1 bit mode */
211272cc70bSAndy Fleming #define EXT_CSD_BUS_WIDTH_4	1	/* Card is in 4 bit mode */
212272cc70bSAndy Fleming #define EXT_CSD_BUS_WIDTH_8	2	/* Card is in 8 bit mode */
213d22e3d46SJaehoon Chung #define EXT_CSD_DDR_BUS_WIDTH_4	5	/* Card is in 4 bit DDR mode */
214d22e3d46SJaehoon Chung #define EXT_CSD_DDR_BUS_WIDTH_8	6	/* Card is in 8 bit DDR mode */
215341188b9SHaavard Skinnemoen 
2163690d6d6SAmar #define EXT_CSD_BOOT_ACK_ENABLE			(1 << 6)
2173690d6d6SAmar #define EXT_CSD_BOOT_PARTITION_ENABLE		(1 << 3)
2183690d6d6SAmar #define EXT_CSD_PARTITION_ACCESS_ENABLE		(1 << 0)
2193690d6d6SAmar #define EXT_CSD_PARTITION_ACCESS_DISABLE	(0 << 0)
2203690d6d6SAmar 
2213690d6d6SAmar #define EXT_CSD_BOOT_ACK(x)		(x << 6)
2223690d6d6SAmar #define EXT_CSD_BOOT_PART_NUM(x)	(x << 3)
2233690d6d6SAmar #define EXT_CSD_PARTITION_ACCESS(x)	(x << 0)
2243690d6d6SAmar 
2255a99b9deSTom Rini #define EXT_CSD_BOOT_BUS_WIDTH_MODE(x)	(x << 3)
2265a99b9deSTom Rini #define EXT_CSD_BOOT_BUS_WIDTH_RESET(x)	(x << 2)
2275a99b9deSTom Rini #define EXT_CSD_BOOT_BUS_WIDTH_WIDTH(x)	(x)
2283690d6d6SAmar 
229d7b29129SMarkus Niebel #define EXT_CSD_PARTITION_SETTING_COMPLETED	(1 << 0)
230d7b29129SMarkus Niebel 
231c3dbb4f9SDiego Santa Cruz #define EXT_CSD_ENH_USR		(1 << 0)	/* user data area is enhanced */
232c3dbb4f9SDiego Santa Cruz #define EXT_CSD_ENH_GP(x)	(1 << ((x)+1))	/* GP part (x+1) is enhanced */
233c3dbb4f9SDiego Santa Cruz 
2348dda5b0eSDiego Santa Cruz #define EXT_CSD_HS_CTRL_REL	(1 << 0)	/* host controlled WR_REL_SET */
2358dda5b0eSDiego Santa Cruz 
2368dda5b0eSDiego Santa Cruz #define EXT_CSD_WR_DATA_REL_USR		(1 << 0)	/* user data area WR_REL */
2378dda5b0eSDiego Santa Cruz #define EXT_CSD_WR_DATA_REL_GP(x)	(1 << ((x)+1))	/* GP part (x+1) WR_REL */
2388dda5b0eSDiego Santa Cruz 
2391de97f98SAndy Fleming #define R1_ILLEGAL_COMMAND		(1 << 22)
2401de97f98SAndy Fleming #define R1_APP_CMD			(1 << 5)
2411de97f98SAndy Fleming 
242272cc70bSAndy Fleming #define MMC_RSP_PRESENT (1 << 0)
243272cc70bSAndy Fleming #define MMC_RSP_136	(1 << 1)		/* 136 bit response */
244272cc70bSAndy Fleming #define MMC_RSP_CRC	(1 << 2)		/* expect valid crc */
245272cc70bSAndy Fleming #define MMC_RSP_BUSY	(1 << 3)		/* card may send busy */
246272cc70bSAndy Fleming #define MMC_RSP_OPCODE	(1 << 4)		/* response contains opcode */
247272cc70bSAndy Fleming 
248272cc70bSAndy Fleming #define MMC_RSP_NONE	(0)
249272cc70bSAndy Fleming #define MMC_RSP_R1	(MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE)
250272cc70bSAndy Fleming #define MMC_RSP_R1b	(MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE| \
251272cc70bSAndy Fleming 			MMC_RSP_BUSY)
252272cc70bSAndy Fleming #define MMC_RSP_R2	(MMC_RSP_PRESENT|MMC_RSP_136|MMC_RSP_CRC)
253272cc70bSAndy Fleming #define MMC_RSP_R3	(MMC_RSP_PRESENT)
254272cc70bSAndy Fleming #define MMC_RSP_R4	(MMC_RSP_PRESENT)
255272cc70bSAndy Fleming #define MMC_RSP_R5	(MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE)
256272cc70bSAndy Fleming #define MMC_RSP_R6	(MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE)
257272cc70bSAndy Fleming #define MMC_RSP_R7	(MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE)
258272cc70bSAndy Fleming 
259bc897b1dSLei Wen #define MMCPART_NOAVAILABLE	(0xff)
260bc897b1dSLei Wen #define PART_ACCESS_MASK	(0x7)
261bc897b1dSLei Wen #define PART_SUPPORT		(0x1)
262c3dbb4f9SDiego Santa Cruz #define ENHNCD_SUPPORT		(0x2)
2631937e5aaSOliver Metz #define PART_ENH_ATTRIB		(0x1f)
26471f95118Swdenk 
2658bfa195eSSimon Glass /* Maximum block size for MMC */
2668bfa195eSSimon Glass #define MMC_MAX_BLOCK_LEN	512
2678bfa195eSSimon Glass 
2683690d6d6SAmar /* The number of MMC physical partitions.  These consist of:
2693690d6d6SAmar  * boot partitions (2), general purpose partitions (4) in MMC v4.4.
2703690d6d6SAmar  */
2713690d6d6SAmar #define MMC_NUM_BOOT_PARTITION	2
27291fdabc6SPierre Aubert #define MMC_PART_RPMB           3       /* RPMB partition number */
2733690d6d6SAmar 
274e7ecf7cbSSimon Glass /* Driver model support */
275e7ecf7cbSSimon Glass 
276e7ecf7cbSSimon Glass /**
277e7ecf7cbSSimon Glass  * struct mmc_uclass_priv - Holds information about a device used by the uclass
278e7ecf7cbSSimon Glass  */
279e7ecf7cbSSimon Glass struct mmc_uclass_priv {
280e7ecf7cbSSimon Glass 	struct mmc *mmc;
281e7ecf7cbSSimon Glass };
282e7ecf7cbSSimon Glass 
283e7ecf7cbSSimon Glass /**
284e7ecf7cbSSimon Glass  * mmc_get_mmc_dev() - get the MMC struct pointer for a device
285e7ecf7cbSSimon Glass  *
286e7ecf7cbSSimon Glass  * Provided that the device is already probed and ready for use, this value
287e7ecf7cbSSimon Glass  * will be available.
288e7ecf7cbSSimon Glass  *
289e7ecf7cbSSimon Glass  * @dev:	Device
290e7ecf7cbSSimon Glass  * @return associated mmc struct pointer if available, else NULL
291e7ecf7cbSSimon Glass  */
292e7ecf7cbSSimon Glass struct mmc *mmc_get_mmc_dev(struct udevice *dev);
293e7ecf7cbSSimon Glass 
294e7ecf7cbSSimon Glass /* End of driver model support */
295e7ecf7cbSSimon Glass 
2961de97f98SAndy Fleming struct mmc_cid {
2971de97f98SAndy Fleming 	unsigned long psn;
2981de97f98SAndy Fleming 	unsigned short oid;
2991de97f98SAndy Fleming 	unsigned char mid;
3001de97f98SAndy Fleming 	unsigned char prv;
3011de97f98SAndy Fleming 	unsigned char mdt;
3021de97f98SAndy Fleming 	char pnm[7];
3031de97f98SAndy Fleming };
3041de97f98SAndy Fleming 
305272cc70bSAndy Fleming struct mmc_cmd {
306272cc70bSAndy Fleming 	ushort cmdidx;
307272cc70bSAndy Fleming 	uint resp_type;
308272cc70bSAndy Fleming 	uint cmdarg;
3090b453ffeSRabin Vincent 	uint response[4];
310272cc70bSAndy Fleming };
311272cc70bSAndy Fleming 
312272cc70bSAndy Fleming struct mmc_data {
313272cc70bSAndy Fleming 	union {
314272cc70bSAndy Fleming 		char *dest;
315272cc70bSAndy Fleming 		const char *src; /* src buffers don't get written to */
316272cc70bSAndy Fleming 	};
317272cc70bSAndy Fleming 	uint flags;
318272cc70bSAndy Fleming 	uint blocks;
319272cc70bSAndy Fleming 	uint blocksize;
320272cc70bSAndy Fleming };
321272cc70bSAndy Fleming 
322ab769f22SPantelis Antoniou /* forward decl. */
323ab769f22SPantelis Antoniou struct mmc;
324ab769f22SPantelis Antoniou 
325ab769f22SPantelis Antoniou struct mmc_ops {
326ab769f22SPantelis Antoniou 	int (*send_cmd)(struct mmc *mmc,
327ab769f22SPantelis Antoniou 			struct mmc_cmd *cmd, struct mmc_data *data);
328ab769f22SPantelis Antoniou 	void (*set_ios)(struct mmc *mmc);
329ab769f22SPantelis Antoniou 	int (*init)(struct mmc *mmc);
330ab769f22SPantelis Antoniou 	int (*getcd)(struct mmc *mmc);
331ab769f22SPantelis Antoniou 	int (*getwp)(struct mmc *mmc);
332ab769f22SPantelis Antoniou };
333ab769f22SPantelis Antoniou 
33493bfd616SPantelis Antoniou struct mmc_config {
33593bfd616SPantelis Antoniou 	const char *name;
33693bfd616SPantelis Antoniou 	const struct mmc_ops *ops;
33793bfd616SPantelis Antoniou 	uint host_caps;
338272cc70bSAndy Fleming 	uint voltages;
339272cc70bSAndy Fleming 	uint f_min;
340272cc70bSAndy Fleming 	uint f_max;
34193bfd616SPantelis Antoniou 	uint b_max;
34293bfd616SPantelis Antoniou 	unsigned char part_type;
34393bfd616SPantelis Antoniou };
34493bfd616SPantelis Antoniou 
34593bfd616SPantelis Antoniou /* TODO struct mmc should be in mmc_private but it's hard to fix right now */
34693bfd616SPantelis Antoniou struct mmc {
34793bfd616SPantelis Antoniou 	struct list_head link;
34893bfd616SPantelis Antoniou 	const struct mmc_config *cfg;	/* provided configuration */
34993bfd616SPantelis Antoniou 	uint version;
35093bfd616SPantelis Antoniou 	void *priv;
35193bfd616SPantelis Antoniou 	uint has_init;
352272cc70bSAndy Fleming 	int high_capacity;
353272cc70bSAndy Fleming 	uint bus_width;
354272cc70bSAndy Fleming 	uint clock;
355272cc70bSAndy Fleming 	uint card_caps;
356272cc70bSAndy Fleming 	uint ocr;
357ab71188cSMarkus Niebel 	uint dsr;
358ab71188cSMarkus Niebel 	uint dsr_imp;
359272cc70bSAndy Fleming 	uint scr[2];
360272cc70bSAndy Fleming 	uint csd[4];
3610b453ffeSRabin Vincent 	uint cid[4];
362272cc70bSAndy Fleming 	ushort rca;
363c3dbb4f9SDiego Santa Cruz 	u8 part_support;
364c3dbb4f9SDiego Santa Cruz 	u8 part_attr;
3659e41a00bSDiego Santa Cruz 	u8 wr_rel_set;
366bc897b1dSLei Wen 	char part_config;
367272cc70bSAndy Fleming 	uint tran_speed;
368272cc70bSAndy Fleming 	uint read_bl_len;
369272cc70bSAndy Fleming 	uint write_bl_len;
370a4ff9f83SDiego Santa Cruz 	uint erase_grp_size;	/* in 512-byte sectors */
371037dc0abSDiego Santa Cruz 	uint hc_wp_grp_size;	/* in 512-byte sectors */
372272cc70bSAndy Fleming 	u64 capacity;
373f866a46dSStephen Warren 	u64 capacity_user;
374f866a46dSStephen Warren 	u64 capacity_boot;
375f866a46dSStephen Warren 	u64 capacity_rpmb;
376f866a46dSStephen Warren 	u64 capacity_gp[4];
377a7f852b6SDiego Santa Cruz 	u64 enh_user_start;
378a7f852b6SDiego Santa Cruz 	u64 enh_user_size;
3794101f687SSimon Glass 	struct blk_desc block_dev;
380e9550449SChe-Liang Chiou 	char op_cond_pending;	/* 1 if we are waiting on an op_cond command */
381e9550449SChe-Liang Chiou 	char init_in_progress;	/* 1 if we have done mmc_start_init() */
382e9550449SChe-Liang Chiou 	char preinit;		/* start init as early as possible */
383786e8f81SAndrew Gabbasov 	int ddr_mode;
384272cc70bSAndy Fleming };
385272cc70bSAndy Fleming 
386ac9da0e0SDiego Santa Cruz struct mmc_hwpart_conf {
387ac9da0e0SDiego Santa Cruz 	struct {
388ac9da0e0SDiego Santa Cruz 		uint enh_start;	/* in 512-byte sectors */
389ac9da0e0SDiego Santa Cruz 		uint enh_size;	/* in 512-byte sectors, if 0 no enh area */
3908dda5b0eSDiego Santa Cruz 		unsigned wr_rel_change : 1;
3918dda5b0eSDiego Santa Cruz 		unsigned wr_rel_set : 1;
392ac9da0e0SDiego Santa Cruz 	} user;
393ac9da0e0SDiego Santa Cruz 	struct {
394ac9da0e0SDiego Santa Cruz 		uint size;	/* in 512-byte sectors */
3958dda5b0eSDiego Santa Cruz 		unsigned enhanced : 1;
3968dda5b0eSDiego Santa Cruz 		unsigned wr_rel_change : 1;
3978dda5b0eSDiego Santa Cruz 		unsigned wr_rel_set : 1;
398ac9da0e0SDiego Santa Cruz 	} gp_part[4];
399ac9da0e0SDiego Santa Cruz };
400ac9da0e0SDiego Santa Cruz 
401ac9da0e0SDiego Santa Cruz enum mmc_hwpart_conf_mode {
402ac9da0e0SDiego Santa Cruz 	MMC_HWPART_CONF_CHECK,
403ac9da0e0SDiego Santa Cruz 	MMC_HWPART_CONF_SET,
404ac9da0e0SDiego Santa Cruz 	MMC_HWPART_CONF_COMPLETE,
405ac9da0e0SDiego Santa Cruz };
406ac9da0e0SDiego Santa Cruz 
407272cc70bSAndy Fleming int mmc_register(struct mmc *mmc);
40893bfd616SPantelis Antoniou struct mmc *mmc_create(const struct mmc_config *cfg, void *priv);
40993bfd616SPantelis Antoniou void mmc_destroy(struct mmc *mmc);
410272cc70bSAndy Fleming int mmc_initialize(bd_t *bis);
411272cc70bSAndy Fleming int mmc_init(struct mmc *mmc);
412272cc70bSAndy Fleming int mmc_read(struct mmc *mmc, u64 src, uchar *dst, int size);
4134a6ee172SJerry Huang void mmc_set_clock(struct mmc *mmc, uint clock);
414272cc70bSAndy Fleming struct mmc *find_mmc_device(int dev_num);
41589716964SSteve Sakoman int mmc_set_dev(int dev_num);
416272cc70bSAndy Fleming void print_mmc_devices(char separator);
417ea6ebe21SLei Wen int get_mmc_num(void);
418bc897b1dSLei Wen int mmc_switch_part(int dev_num, unsigned int part_num);
419ac9da0e0SDiego Santa Cruz int mmc_hwpart_config(struct mmc *mmc, const struct mmc_hwpart_conf *conf,
420ac9da0e0SDiego Santa Cruz 		      enum mmc_hwpart_conf_mode mode);
42148972d90SThierry Reding int mmc_getcd(struct mmc *mmc);
422750121c3SJeroen Hofstee int board_mmc_getcd(struct mmc *mmc);
423d23d8d7eSNikita Kiryanov int mmc_getwp(struct mmc *mmc);
424750121c3SJeroen Hofstee int board_mmc_getwp(struct mmc *mmc);
425ab71188cSMarkus Niebel int mmc_set_dsr(struct mmc *mmc, u16 val);
4263690d6d6SAmar /* Function to change the size of boot partition and rpmb partitions */
4273690d6d6SAmar int mmc_boot_partition_size_change(struct mmc *mmc, unsigned long bootsize,
4283690d6d6SAmar 					unsigned long rpmbsize);
429792970b0STom Rini /* Function to modify the PARTITION_CONFIG field of EXT_CSD */
430792970b0STom Rini int mmc_set_part_conf(struct mmc *mmc, u8 ack, u8 part_num, u8 access);
4315a99b9deSTom Rini /* Function to modify the BOOT_BUS_WIDTH field of EXT_CSD */
4325a99b9deSTom Rini int mmc_set_boot_bus_width(struct mmc *mmc, u8 width, u8 reset, u8 mode);
43333ace362STom Rini /* Function to modify the RST_n_FUNCTION field of EXT_CSD */
43433ace362STom Rini int mmc_set_rst_n_function(struct mmc *mmc, u8 enable);
43591fdabc6SPierre Aubert /* Functions to read / write the RPMB partition */
43691fdabc6SPierre Aubert int mmc_rpmb_set_key(struct mmc *mmc, void *key);
43791fdabc6SPierre Aubert int mmc_rpmb_get_counter(struct mmc *mmc, unsigned long *counter);
43891fdabc6SPierre Aubert int mmc_rpmb_read(struct mmc *mmc, void *addr, unsigned short blk,
43991fdabc6SPierre Aubert 		  unsigned short cnt, unsigned char *key);
44091fdabc6SPierre Aubert int mmc_rpmb_write(struct mmc *mmc, void *addr, unsigned short blk,
44191fdabc6SPierre Aubert 		   unsigned short cnt, unsigned char *key);
442e9550449SChe-Liang Chiou /**
443e9550449SChe-Liang Chiou  * Start device initialization and return immediately; it does not block on
444e9550449SChe-Liang Chiou  * polling OCR (operation condition register) status.  Then you should call
445e9550449SChe-Liang Chiou  * mmc_init, which would block on polling OCR status and complete the device
446e9550449SChe-Liang Chiou  * initializatin.
447e9550449SChe-Liang Chiou  *
448e9550449SChe-Liang Chiou  * @param mmc	Pointer to a MMC device struct
449e9550449SChe-Liang Chiou  * @return 0 on success, IN_PROGRESS on waiting for OCR status, <0 on error.
450e9550449SChe-Liang Chiou  */
451e9550449SChe-Liang Chiou int mmc_start_init(struct mmc *mmc);
452e9550449SChe-Liang Chiou 
453e9550449SChe-Liang Chiou /**
454e9550449SChe-Liang Chiou  * Set preinit flag of mmc device.
455e9550449SChe-Liang Chiou  *
456e9550449SChe-Liang Chiou  * This will cause the device to be pre-inited during mmc_initialize(),
457e9550449SChe-Liang Chiou  * which may save boot time if the device is not accessed until later.
458e9550449SChe-Liang Chiou  * Some eMMC devices take 200-300ms to init, but unfortunately they
459e9550449SChe-Liang Chiou  * must be sent a series of commands to even get them to start preparing
460e9550449SChe-Liang Chiou  * for operation.
461e9550449SChe-Liang Chiou  *
462e9550449SChe-Liang Chiou  * @param mmc		Pointer to a MMC device struct
463e9550449SChe-Liang Chiou  * @param preinit	preinit flag value
464e9550449SChe-Liang Chiou  */
465e9550449SChe-Liang Chiou void mmc_set_preinit(struct mmc *mmc, int preinit);
466e9550449SChe-Liang Chiou 
4671592ef85SReinhard Meyer #ifdef CONFIG_GENERIC_MMC
4688687d5c8SPaul Burton #ifdef CONFIG_MMC_SPI
4690b2da7e2STom Rini #define mmc_host_is_spi(mmc)	((mmc)->cfg->host_caps & MMC_MODE_SPI)
4708687d5c8SPaul Burton #else
4718687d5c8SPaul Burton #define mmc_host_is_spi(mmc)	0
4728687d5c8SPaul Burton #endif
473d52ebf10SThomas Chou struct mmc *mmc_spi_init(uint bus, uint cs, uint speed, uint mode);
4741592ef85SReinhard Meyer #else
475272cc70bSAndy Fleming int mmc_legacy_init(int verbose);
476272cc70bSAndy Fleming #endif
4771592ef85SReinhard Meyer 
47895de9ab2SPaul Kocialkowski void board_mmc_power_init(void);
4793c7ca967SFabio Estevam int board_mmc_init(bd_t *bis);
480750121c3SJeroen Hofstee int cpu_mmc_init(bd_t *bis);
481aeb80555SJeroen Hofstee int mmc_get_env_addr(struct mmc *mmc, int copy, u32 *env_addr);
482aa844fe1SClemens Gruber int mmc_get_env_dev(void);
4833c7ca967SFabio Estevam 
48491785f70SSimon Glass struct pci_device_id;
48591785f70SSimon Glass 
48691785f70SSimon Glass /**
48791785f70SSimon Glass  * pci_mmc_init() - set up PCI MMC devices
48891785f70SSimon Glass  *
48991785f70SSimon Glass  * This finds all the matching PCI IDs and sets them up as MMC devices.
49091785f70SSimon Glass  *
49191785f70SSimon Glass  * @name:		Name to use for devices
4924abe8e40SSimon Glass  * @mmc_supported:	PCI IDs to search for, terminated by {0, 0}
49391785f70SSimon Glass  */
4944abe8e40SSimon Glass int pci_mmc_init(const char *name, struct pci_device_id *mmc_supported);
49591785f70SSimon Glass 
49693bfd616SPantelis Antoniou /* Set block count limit because of 16 bit register limit on some hardware*/
49793bfd616SPantelis Antoniou #ifndef CONFIG_SYS_MMC_MAX_BLK_COUNT
49893bfd616SPantelis Antoniou #define CONFIG_SYS_MMC_MAX_BLK_COUNT 65535
49993bfd616SPantelis Antoniou #endif
50093bfd616SPantelis Antoniou 
501*cb5ec33dSSimon Glass /**
502*cb5ec33dSSimon Glass  * mmc_get_blk_desc() - Get the block descriptor for an MMC device
503*cb5ec33dSSimon Glass  *
504*cb5ec33dSSimon Glass  * @mmc:	MMC device
505*cb5ec33dSSimon Glass  * @return block device if found, else NULL
506*cb5ec33dSSimon Glass  */
507*cb5ec33dSSimon Glass struct blk_desc *mmc_get_blk_desc(struct mmc *mmc);
508*cb5ec33dSSimon Glass 
50971f95118Swdenk #endif /* _MMC_H_ */
510