xref: /rk3399_rockchip-uboot/include/mmc.h (revision c3dbb4f9b7539e39d418fd1f518129fd60c8eca9)
171f95118Swdenk /*
24a6ee172SJerry Huang  * Copyright 2008,2010 Freescale Semiconductor, Inc
3272cc70bSAndy Fleming  * Andy Fleming
4272cc70bSAndy Fleming  *
5272cc70bSAndy Fleming  * Based (loosely) on the Linux code
671f95118Swdenk  *
71a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
871f95118Swdenk  */
971f95118Swdenk 
1071f95118Swdenk #ifndef _MMC_H_
1171f95118Swdenk #define _MMC_H_
1271f95118Swdenk 
13272cc70bSAndy Fleming #include <linux/list.h>
140d986e61SLad, Prabhakar #include <linux/compiler.h>
1507a2d42cSMateusz Zalega #include <part.h>
16272cc70bSAndy Fleming 
17272cc70bSAndy Fleming #define SD_VERSION_SD	0x20000
181741c64dSJaehoon Chung #define SD_VERSION_3	(SD_VERSION_SD | 0x300)
1964f4a619SJaehoon Chung #define SD_VERSION_2	(SD_VERSION_SD | 0x200)
2064f4a619SJaehoon Chung #define SD_VERSION_1_0	(SD_VERSION_SD | 0x100)
2164f4a619SJaehoon Chung #define SD_VERSION_1_10	(SD_VERSION_SD | 0x10a)
22272cc70bSAndy Fleming #define MMC_VERSION_MMC		0x10000
23272cc70bSAndy Fleming #define MMC_VERSION_UNKNOWN	(MMC_VERSION_MMC)
2464f4a619SJaehoon Chung #define MMC_VERSION_1_2		(MMC_VERSION_MMC | 0x102)
2564f4a619SJaehoon Chung #define MMC_VERSION_1_4		(MMC_VERSION_MMC | 0x104)
2664f4a619SJaehoon Chung #define MMC_VERSION_2_2		(MMC_VERSION_MMC | 0x202)
2764f4a619SJaehoon Chung #define MMC_VERSION_3		(MMC_VERSION_MMC | 0x300)
2864f4a619SJaehoon Chung #define MMC_VERSION_4		(MMC_VERSION_MMC | 0x400)
2964f4a619SJaehoon Chung #define MMC_VERSION_4_1		(MMC_VERSION_MMC | 0x401)
3064f4a619SJaehoon Chung #define MMC_VERSION_4_2		(MMC_VERSION_MMC | 0x402)
3164f4a619SJaehoon Chung #define MMC_VERSION_4_3		(MMC_VERSION_MMC | 0x403)
3264f4a619SJaehoon Chung #define MMC_VERSION_4_41	(MMC_VERSION_MMC | 0x429)
3364f4a619SJaehoon Chung #define MMC_VERSION_4_5		(MMC_VERSION_MMC | 0x405)
34edab723bSMarkus Niebel #define MMC_VERSION_5_0		(MMC_VERSION_MMC | 0x500)
35272cc70bSAndy Fleming 
368caf46d1SJaehoon Chung #define MMC_MODE_HS		(1 << 0)
378caf46d1SJaehoon Chung #define MMC_MODE_HS_52MHz	(1 << 1)
388caf46d1SJaehoon Chung #define MMC_MODE_4BIT		(1 << 2)
398caf46d1SJaehoon Chung #define MMC_MODE_8BIT		(1 << 3)
408caf46d1SJaehoon Chung #define MMC_MODE_SPI		(1 << 4)
418caf46d1SJaehoon Chung #define MMC_MODE_HC		(1 << 5)
42d22e3d46SJaehoon Chung #define MMC_MODE_DDR_52MHz	(1 << 6)
4362722036SŁukasz Majewski 
44272cc70bSAndy Fleming #define SD_DATA_4BIT	0x00040000
45272cc70bSAndy Fleming 
4679b91de9SAlbin Tonnerre #define IS_SD(x) (x->version & SD_VERSION_SD)
47272cc70bSAndy Fleming 
48272cc70bSAndy Fleming #define MMC_DATA_READ		1
49272cc70bSAndy Fleming #define MMC_DATA_WRITE		2
50272cc70bSAndy Fleming 
51272cc70bSAndy Fleming #define NO_CARD_ERR		-16 /* No SD/MMC card inserted */
52272cc70bSAndy Fleming #define UNUSABLE_ERR		-17 /* Unusable Card */
53272cc70bSAndy Fleming #define COMM_ERR		-18 /* Communications Error */
54272cc70bSAndy Fleming #define TIMEOUT			-19
55e9550449SChe-Liang Chiou #define IN_PROGRESS		-20 /* operation is in progress */
566b2221b0SAndrew Gabbasov #define SWITCH_ERR		-21 /* Card reports failure to switch mode */
57272cc70bSAndy Fleming 
58341188b9SHaavard Skinnemoen #define MMC_CMD_GO_IDLE_STATE		0
59341188b9SHaavard Skinnemoen #define MMC_CMD_SEND_OP_COND		1
60341188b9SHaavard Skinnemoen #define MMC_CMD_ALL_SEND_CID		2
61341188b9SHaavard Skinnemoen #define MMC_CMD_SET_RELATIVE_ADDR	3
62341188b9SHaavard Skinnemoen #define MMC_CMD_SET_DSR			4
63272cc70bSAndy Fleming #define MMC_CMD_SWITCH			6
64341188b9SHaavard Skinnemoen #define MMC_CMD_SELECT_CARD		7
65272cc70bSAndy Fleming #define MMC_CMD_SEND_EXT_CSD		8
66341188b9SHaavard Skinnemoen #define MMC_CMD_SEND_CSD		9
67341188b9SHaavard Skinnemoen #define MMC_CMD_SEND_CID		10
68272cc70bSAndy Fleming #define MMC_CMD_STOP_TRANSMISSION	12
69341188b9SHaavard Skinnemoen #define MMC_CMD_SEND_STATUS		13
70341188b9SHaavard Skinnemoen #define MMC_CMD_SET_BLOCKLEN		16
71341188b9SHaavard Skinnemoen #define MMC_CMD_READ_SINGLE_BLOCK	17
72341188b9SHaavard Skinnemoen #define MMC_CMD_READ_MULTIPLE_BLOCK	18
7391fdabc6SPierre Aubert #define MMC_CMD_SET_BLOCK_COUNT         23
74272cc70bSAndy Fleming #define MMC_CMD_WRITE_SINGLE_BLOCK	24
75272cc70bSAndy Fleming #define MMC_CMD_WRITE_MULTIPLE_BLOCK	25
76e6f99a56SLei Wen #define MMC_CMD_ERASE_GROUP_START	35
77e6f99a56SLei Wen #define MMC_CMD_ERASE_GROUP_END		36
78e6f99a56SLei Wen #define MMC_CMD_ERASE			38
79341188b9SHaavard Skinnemoen #define MMC_CMD_APP_CMD			55
80d52ebf10SThomas Chou #define MMC_CMD_SPI_READ_OCR		58
81d52ebf10SThomas Chou #define MMC_CMD_SPI_CRC_ON_OFF		59
823690d6d6SAmar #define MMC_CMD_RES_MAN			62
833690d6d6SAmar 
843690d6d6SAmar #define MMC_CMD62_ARG1			0xefac62ec
853690d6d6SAmar #define MMC_CMD62_ARG2			0xcbaea7
863690d6d6SAmar 
87341188b9SHaavard Skinnemoen 
88341188b9SHaavard Skinnemoen #define SD_CMD_SEND_RELATIVE_ADDR	3
89272cc70bSAndy Fleming #define SD_CMD_SWITCH_FUNC		6
90341188b9SHaavard Skinnemoen #define SD_CMD_SEND_IF_COND		8
91341188b9SHaavard Skinnemoen 
92341188b9SHaavard Skinnemoen #define SD_CMD_APP_SET_BUS_WIDTH	6
93e6f99a56SLei Wen #define SD_CMD_ERASE_WR_BLK_START	32
94e6f99a56SLei Wen #define SD_CMD_ERASE_WR_BLK_END		33
95341188b9SHaavard Skinnemoen #define SD_CMD_APP_SEND_OP_COND		41
96272cc70bSAndy Fleming #define SD_CMD_APP_SEND_SCR		51
97272cc70bSAndy Fleming 
98272cc70bSAndy Fleming /* SCR definitions in different words */
99272cc70bSAndy Fleming #define SD_HIGHSPEED_BUSY	0x00020000
100272cc70bSAndy Fleming #define SD_HIGHSPEED_SUPPORTED	0x00020000
101272cc70bSAndy Fleming 
1020b453ffeSRabin Vincent #define OCR_BUSY		0x80000000
103272cc70bSAndy Fleming #define OCR_HCS			0x40000000
10431cacbabSRaffaele Recalcati #define OCR_VOLTAGE_MASK	0x007FFF80
10531cacbabSRaffaele Recalcati #define OCR_ACCESS_MODE		0x60000000
106272cc70bSAndy Fleming 
107e6f99a56SLei Wen #define SECURE_ERASE		0x80000000
108e6f99a56SLei Wen 
1095d4fc8d9SRaffaele Recalcati #define MMC_STATUS_MASK		(~0x0206BF7F)
1106b2221b0SAndrew Gabbasov #define MMC_STATUS_SWITCH_ERROR	(1 << 7)
1115d4fc8d9SRaffaele Recalcati #define MMC_STATUS_RDY_FOR_DATA (1 << 8)
1125d4fc8d9SRaffaele Recalcati #define MMC_STATUS_CURR_STATE	(0xf << 9)
113ed018b21SThomas Chou #define MMC_STATUS_ERROR	(1 << 19)
1145d4fc8d9SRaffaele Recalcati 
115d617c426SJan Kloetzke #define MMC_STATE_PRG		(7 << 9)
116d617c426SJan Kloetzke 
117272cc70bSAndy Fleming #define MMC_VDD_165_195		0x00000080	/* VDD voltage 1.65 - 1.95 */
118272cc70bSAndy Fleming #define MMC_VDD_20_21		0x00000100	/* VDD voltage 2.0 ~ 2.1 */
119272cc70bSAndy Fleming #define MMC_VDD_21_22		0x00000200	/* VDD voltage 2.1 ~ 2.2 */
120272cc70bSAndy Fleming #define MMC_VDD_22_23		0x00000400	/* VDD voltage 2.2 ~ 2.3 */
121272cc70bSAndy Fleming #define MMC_VDD_23_24		0x00000800	/* VDD voltage 2.3 ~ 2.4 */
122272cc70bSAndy Fleming #define MMC_VDD_24_25		0x00001000	/* VDD voltage 2.4 ~ 2.5 */
123272cc70bSAndy Fleming #define MMC_VDD_25_26		0x00002000	/* VDD voltage 2.5 ~ 2.6 */
124272cc70bSAndy Fleming #define MMC_VDD_26_27		0x00004000	/* VDD voltage 2.6 ~ 2.7 */
125272cc70bSAndy Fleming #define MMC_VDD_27_28		0x00008000	/* VDD voltage 2.7 ~ 2.8 */
126272cc70bSAndy Fleming #define MMC_VDD_28_29		0x00010000	/* VDD voltage 2.8 ~ 2.9 */
127272cc70bSAndy Fleming #define MMC_VDD_29_30		0x00020000	/* VDD voltage 2.9 ~ 3.0 */
128272cc70bSAndy Fleming #define MMC_VDD_30_31		0x00040000	/* VDD voltage 3.0 ~ 3.1 */
129272cc70bSAndy Fleming #define MMC_VDD_31_32		0x00080000	/* VDD voltage 3.1 ~ 3.2 */
130272cc70bSAndy Fleming #define MMC_VDD_32_33		0x00100000	/* VDD voltage 3.2 ~ 3.3 */
131272cc70bSAndy Fleming #define MMC_VDD_33_34		0x00200000	/* VDD voltage 3.3 ~ 3.4 */
132272cc70bSAndy Fleming #define MMC_VDD_34_35		0x00400000	/* VDD voltage 3.4 ~ 3.5 */
133272cc70bSAndy Fleming #define MMC_VDD_35_36		0x00800000	/* VDD voltage 3.5 ~ 3.6 */
134272cc70bSAndy Fleming 
135272cc70bSAndy Fleming #define MMC_SWITCH_MODE_CMD_SET		0x00 /* Change the command set */
136272cc70bSAndy Fleming #define MMC_SWITCH_MODE_SET_BITS	0x01 /* Set bits in EXT_CSD byte
137272cc70bSAndy Fleming 						addressed by index which are
138272cc70bSAndy Fleming 						1 in value field */
139272cc70bSAndy Fleming #define MMC_SWITCH_MODE_CLEAR_BITS	0x02 /* Clear bits in EXT_CSD byte
140272cc70bSAndy Fleming 						addressed by index, which are
141272cc70bSAndy Fleming 						1 in value field */
142272cc70bSAndy Fleming #define MMC_SWITCH_MODE_WRITE_BYTE	0x03 /* Set target byte to value */
143272cc70bSAndy Fleming 
144272cc70bSAndy Fleming #define SD_SWITCH_CHECK		0
145272cc70bSAndy Fleming #define SD_SWITCH_SWITCH	1
146272cc70bSAndy Fleming 
147272cc70bSAndy Fleming /*
148272cc70bSAndy Fleming  * EXT_CSD fields
149272cc70bSAndy Fleming  */
150f866a46dSStephen Warren #define EXT_CSD_GP_SIZE_MULT		143	/* R/W */
151d7b29129SMarkus Niebel #define EXT_CSD_PARTITION_SETTING	155	/* R/W */
1521937e5aaSOliver Metz #define EXT_CSD_PARTITIONS_ATTRIBUTE	156	/* R/W */
1530560db18SLei Wen #define EXT_CSD_PARTITIONING_SUPPORT	160	/* RO */
15433ace362STom Rini #define EXT_CSD_RST_N_FUNCTION		162	/* R/W */
155f866a46dSStephen Warren #define EXT_CSD_RPMB_MULT		168	/* RO */
1560560db18SLei Wen #define EXT_CSD_ERASE_GROUP_DEF		175	/* R/W */
1573690d6d6SAmar #define EXT_CSD_BOOT_BUS_WIDTH		177
158bc897b1dSLei Wen #define EXT_CSD_PART_CONF		179	/* R/W */
159272cc70bSAndy Fleming #define EXT_CSD_BUS_WIDTH		183	/* R/W */
160272cc70bSAndy Fleming #define EXT_CSD_HS_TIMING		185	/* R/W */
161272cc70bSAndy Fleming #define EXT_CSD_REV			192	/* RO */
1620560db18SLei Wen #define EXT_CSD_CARD_TYPE		196	/* RO */
163272cc70bSAndy Fleming #define EXT_CSD_SEC_CNT			212	/* RO, 4 bytes */
164f866a46dSStephen Warren #define EXT_CSD_HC_WP_GRP_SIZE		221	/* RO */
1650560db18SLei Wen #define EXT_CSD_HC_ERASE_GRP_SIZE	224	/* RO */
1668948ea83SStephen Warren #define EXT_CSD_BOOT_MULT		226	/* RO */
167272cc70bSAndy Fleming 
168272cc70bSAndy Fleming /*
169272cc70bSAndy Fleming  * EXT_CSD field definitions
170272cc70bSAndy Fleming  */
171272cc70bSAndy Fleming 
172272cc70bSAndy Fleming #define EXT_CSD_CMD_SET_NORMAL		(1 << 0)
173272cc70bSAndy Fleming #define EXT_CSD_CMD_SET_SECURE		(1 << 1)
174272cc70bSAndy Fleming #define EXT_CSD_CMD_SET_CPSECURE	(1 << 2)
175272cc70bSAndy Fleming 
176272cc70bSAndy Fleming #define EXT_CSD_CARD_TYPE_26	(1 << 0)	/* Card can run at 26MHz */
177272cc70bSAndy Fleming #define EXT_CSD_CARD_TYPE_52	(1 << 1)	/* Card can run at 52MHz */
178d22e3d46SJaehoon Chung #define EXT_CSD_CARD_TYPE_DDR_1_8V	(1 << 2)
179d22e3d46SJaehoon Chung #define EXT_CSD_CARD_TYPE_DDR_1_2V	(1 << 3)
180d22e3d46SJaehoon Chung #define EXT_CSD_CARD_TYPE_DDR_52	(EXT_CSD_CARD_TYPE_DDR_1_8V \
181d22e3d46SJaehoon Chung 					| EXT_CSD_CARD_TYPE_DDR_1_2V)
182272cc70bSAndy Fleming 
183272cc70bSAndy Fleming #define EXT_CSD_BUS_WIDTH_1	0	/* Card is in 1 bit mode */
184272cc70bSAndy Fleming #define EXT_CSD_BUS_WIDTH_4	1	/* Card is in 4 bit mode */
185272cc70bSAndy Fleming #define EXT_CSD_BUS_WIDTH_8	2	/* Card is in 8 bit mode */
186d22e3d46SJaehoon Chung #define EXT_CSD_DDR_BUS_WIDTH_4	5	/* Card is in 4 bit DDR mode */
187d22e3d46SJaehoon Chung #define EXT_CSD_DDR_BUS_WIDTH_8	6	/* Card is in 8 bit DDR mode */
188341188b9SHaavard Skinnemoen 
1893690d6d6SAmar #define EXT_CSD_BOOT_ACK_ENABLE			(1 << 6)
1903690d6d6SAmar #define EXT_CSD_BOOT_PARTITION_ENABLE		(1 << 3)
1913690d6d6SAmar #define EXT_CSD_PARTITION_ACCESS_ENABLE		(1 << 0)
1923690d6d6SAmar #define EXT_CSD_PARTITION_ACCESS_DISABLE	(0 << 0)
1933690d6d6SAmar 
1943690d6d6SAmar #define EXT_CSD_BOOT_ACK(x)		(x << 6)
1953690d6d6SAmar #define EXT_CSD_BOOT_PART_NUM(x)	(x << 3)
1963690d6d6SAmar #define EXT_CSD_PARTITION_ACCESS(x)	(x << 0)
1973690d6d6SAmar 
1985a99b9deSTom Rini #define EXT_CSD_BOOT_BUS_WIDTH_MODE(x)	(x << 3)
1995a99b9deSTom Rini #define EXT_CSD_BOOT_BUS_WIDTH_RESET(x)	(x << 2)
2005a99b9deSTom Rini #define EXT_CSD_BOOT_BUS_WIDTH_WIDTH(x)	(x)
2013690d6d6SAmar 
202d7b29129SMarkus Niebel #define EXT_CSD_PARTITION_SETTING_COMPLETED	(1 << 0)
203d7b29129SMarkus Niebel 
204*c3dbb4f9SDiego Santa Cruz #define EXT_CSD_ENH_USR		(1 << 0)	/* user data area is enhanced */
205*c3dbb4f9SDiego Santa Cruz #define EXT_CSD_ENH_GP(x)	(1 << ((x)+1))	/* GP part (x+1) is enhanced */
206*c3dbb4f9SDiego Santa Cruz 
2071de97f98SAndy Fleming #define R1_ILLEGAL_COMMAND		(1 << 22)
2081de97f98SAndy Fleming #define R1_APP_CMD			(1 << 5)
2091de97f98SAndy Fleming 
210272cc70bSAndy Fleming #define MMC_RSP_PRESENT (1 << 0)
211272cc70bSAndy Fleming #define MMC_RSP_136	(1 << 1)		/* 136 bit response */
212272cc70bSAndy Fleming #define MMC_RSP_CRC	(1 << 2)		/* expect valid crc */
213272cc70bSAndy Fleming #define MMC_RSP_BUSY	(1 << 3)		/* card may send busy */
214272cc70bSAndy Fleming #define MMC_RSP_OPCODE	(1 << 4)		/* response contains opcode */
215272cc70bSAndy Fleming 
216272cc70bSAndy Fleming #define MMC_RSP_NONE	(0)
217272cc70bSAndy Fleming #define MMC_RSP_R1	(MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE)
218272cc70bSAndy Fleming #define MMC_RSP_R1b	(MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE| \
219272cc70bSAndy Fleming 			MMC_RSP_BUSY)
220272cc70bSAndy Fleming #define MMC_RSP_R2	(MMC_RSP_PRESENT|MMC_RSP_136|MMC_RSP_CRC)
221272cc70bSAndy Fleming #define MMC_RSP_R3	(MMC_RSP_PRESENT)
222272cc70bSAndy Fleming #define MMC_RSP_R4	(MMC_RSP_PRESENT)
223272cc70bSAndy Fleming #define MMC_RSP_R5	(MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE)
224272cc70bSAndy Fleming #define MMC_RSP_R6	(MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE)
225272cc70bSAndy Fleming #define MMC_RSP_R7	(MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE)
226272cc70bSAndy Fleming 
227bc897b1dSLei Wen #define MMCPART_NOAVAILABLE	(0xff)
228bc897b1dSLei Wen #define PART_ACCESS_MASK	(0x7)
229bc897b1dSLei Wen #define PART_SUPPORT		(0x1)
230*c3dbb4f9SDiego Santa Cruz #define ENHNCD_SUPPORT		(0x2)
2311937e5aaSOliver Metz #define PART_ENH_ATTRIB		(0x1f)
23271f95118Swdenk 
2338bfa195eSSimon Glass /* Maximum block size for MMC */
2348bfa195eSSimon Glass #define MMC_MAX_BLOCK_LEN	512
2358bfa195eSSimon Glass 
2363690d6d6SAmar /* The number of MMC physical partitions.  These consist of:
2373690d6d6SAmar  * boot partitions (2), general purpose partitions (4) in MMC v4.4.
2383690d6d6SAmar  */
2393690d6d6SAmar #define MMC_NUM_BOOT_PARTITION	2
24091fdabc6SPierre Aubert #define MMC_PART_RPMB           3       /* RPMB partition number */
2413690d6d6SAmar 
2421de97f98SAndy Fleming struct mmc_cid {
2431de97f98SAndy Fleming 	unsigned long psn;
2441de97f98SAndy Fleming 	unsigned short oid;
2451de97f98SAndy Fleming 	unsigned char mid;
2461de97f98SAndy Fleming 	unsigned char prv;
2471de97f98SAndy Fleming 	unsigned char mdt;
2481de97f98SAndy Fleming 	char pnm[7];
2491de97f98SAndy Fleming };
2501de97f98SAndy Fleming 
251272cc70bSAndy Fleming struct mmc_cmd {
252272cc70bSAndy Fleming 	ushort cmdidx;
253272cc70bSAndy Fleming 	uint resp_type;
254272cc70bSAndy Fleming 	uint cmdarg;
2550b453ffeSRabin Vincent 	uint response[4];
256272cc70bSAndy Fleming };
257272cc70bSAndy Fleming 
258272cc70bSAndy Fleming struct mmc_data {
259272cc70bSAndy Fleming 	union {
260272cc70bSAndy Fleming 		char *dest;
261272cc70bSAndy Fleming 		const char *src; /* src buffers don't get written to */
262272cc70bSAndy Fleming 	};
263272cc70bSAndy Fleming 	uint flags;
264272cc70bSAndy Fleming 	uint blocks;
265272cc70bSAndy Fleming 	uint blocksize;
266272cc70bSAndy Fleming };
267272cc70bSAndy Fleming 
268ab769f22SPantelis Antoniou /* forward decl. */
269ab769f22SPantelis Antoniou struct mmc;
270ab769f22SPantelis Antoniou 
271ab769f22SPantelis Antoniou struct mmc_ops {
272ab769f22SPantelis Antoniou 	int (*send_cmd)(struct mmc *mmc,
273ab769f22SPantelis Antoniou 			struct mmc_cmd *cmd, struct mmc_data *data);
274ab769f22SPantelis Antoniou 	void (*set_ios)(struct mmc *mmc);
275ab769f22SPantelis Antoniou 	int (*init)(struct mmc *mmc);
276ab769f22SPantelis Antoniou 	int (*getcd)(struct mmc *mmc);
277ab769f22SPantelis Antoniou 	int (*getwp)(struct mmc *mmc);
278ab769f22SPantelis Antoniou };
279ab769f22SPantelis Antoniou 
28093bfd616SPantelis Antoniou struct mmc_config {
28193bfd616SPantelis Antoniou 	const char *name;
28293bfd616SPantelis Antoniou 	const struct mmc_ops *ops;
28393bfd616SPantelis Antoniou 	uint host_caps;
284272cc70bSAndy Fleming 	uint voltages;
285272cc70bSAndy Fleming 	uint f_min;
286272cc70bSAndy Fleming 	uint f_max;
28793bfd616SPantelis Antoniou 	uint b_max;
28893bfd616SPantelis Antoniou 	unsigned char part_type;
28993bfd616SPantelis Antoniou };
29093bfd616SPantelis Antoniou 
29193bfd616SPantelis Antoniou /* TODO struct mmc should be in mmc_private but it's hard to fix right now */
29293bfd616SPantelis Antoniou struct mmc {
29393bfd616SPantelis Antoniou 	struct list_head link;
29493bfd616SPantelis Antoniou 	const struct mmc_config *cfg;	/* provided configuration */
29593bfd616SPantelis Antoniou 	uint version;
29693bfd616SPantelis Antoniou 	void *priv;
29793bfd616SPantelis Antoniou 	uint has_init;
298272cc70bSAndy Fleming 	int high_capacity;
299272cc70bSAndy Fleming 	uint bus_width;
300272cc70bSAndy Fleming 	uint clock;
301272cc70bSAndy Fleming 	uint card_caps;
302272cc70bSAndy Fleming 	uint ocr;
303ab71188cSMarkus Niebel 	uint dsr;
304ab71188cSMarkus Niebel 	uint dsr_imp;
305272cc70bSAndy Fleming 	uint scr[2];
306272cc70bSAndy Fleming 	uint csd[4];
3070b453ffeSRabin Vincent 	uint cid[4];
308272cc70bSAndy Fleming 	ushort rca;
309*c3dbb4f9SDiego Santa Cruz 	u8 part_support;
310*c3dbb4f9SDiego Santa Cruz 	u8 part_attr;
311bc897b1dSLei Wen 	char part_config;
312bc897b1dSLei Wen 	char part_num;
313272cc70bSAndy Fleming 	uint tran_speed;
314272cc70bSAndy Fleming 	uint read_bl_len;
315272cc70bSAndy Fleming 	uint write_bl_len;
316e6f99a56SLei Wen 	uint erase_grp_size;
317272cc70bSAndy Fleming 	u64 capacity;
318f866a46dSStephen Warren 	u64 capacity_user;
319f866a46dSStephen Warren 	u64 capacity_boot;
320f866a46dSStephen Warren 	u64 capacity_rpmb;
321f866a46dSStephen Warren 	u64 capacity_gp[4];
322272cc70bSAndy Fleming 	block_dev_desc_t block_dev;
323e9550449SChe-Liang Chiou 	char op_cond_pending;	/* 1 if we are waiting on an op_cond command */
324e9550449SChe-Liang Chiou 	char init_in_progress;	/* 1 if we have done mmc_start_init() */
325e9550449SChe-Liang Chiou 	char preinit;		/* start init as early as possible */
326e9550449SChe-Liang Chiou 	uint op_cond_response;	/* the response byte from the last op_cond */
327786e8f81SAndrew Gabbasov 	int ddr_mode;
328272cc70bSAndy Fleming };
329272cc70bSAndy Fleming 
330272cc70bSAndy Fleming int mmc_register(struct mmc *mmc);
33193bfd616SPantelis Antoniou struct mmc *mmc_create(const struct mmc_config *cfg, void *priv);
33293bfd616SPantelis Antoniou void mmc_destroy(struct mmc *mmc);
333272cc70bSAndy Fleming int mmc_initialize(bd_t *bis);
334272cc70bSAndy Fleming int mmc_init(struct mmc *mmc);
335272cc70bSAndy Fleming int mmc_read(struct mmc *mmc, u64 src, uchar *dst, int size);
3364a6ee172SJerry Huang void mmc_set_clock(struct mmc *mmc, uint clock);
337272cc70bSAndy Fleming struct mmc *find_mmc_device(int dev_num);
33889716964SSteve Sakoman int mmc_set_dev(int dev_num);
339272cc70bSAndy Fleming void print_mmc_devices(char separator);
340ea6ebe21SLei Wen int get_mmc_num(void);
341bc897b1dSLei Wen int mmc_switch_part(int dev_num, unsigned int part_num);
34248972d90SThierry Reding int mmc_getcd(struct mmc *mmc);
343750121c3SJeroen Hofstee int board_mmc_getcd(struct mmc *mmc);
344d23d8d7eSNikita Kiryanov int mmc_getwp(struct mmc *mmc);
345750121c3SJeroen Hofstee int board_mmc_getwp(struct mmc *mmc);
346ab71188cSMarkus Niebel int mmc_set_dsr(struct mmc *mmc, u16 val);
3473690d6d6SAmar /* Function to change the size of boot partition and rpmb partitions */
3483690d6d6SAmar int mmc_boot_partition_size_change(struct mmc *mmc, unsigned long bootsize,
3493690d6d6SAmar 					unsigned long rpmbsize);
350792970b0STom Rini /* Function to modify the PARTITION_CONFIG field of EXT_CSD */
351792970b0STom Rini int mmc_set_part_conf(struct mmc *mmc, u8 ack, u8 part_num, u8 access);
3525a99b9deSTom Rini /* Function to modify the BOOT_BUS_WIDTH field of EXT_CSD */
3535a99b9deSTom Rini int mmc_set_boot_bus_width(struct mmc *mmc, u8 width, u8 reset, u8 mode);
35433ace362STom Rini /* Function to modify the RST_n_FUNCTION field of EXT_CSD */
35533ace362STom Rini int mmc_set_rst_n_function(struct mmc *mmc, u8 enable);
35691fdabc6SPierre Aubert /* Functions to read / write the RPMB partition */
35791fdabc6SPierre Aubert int mmc_rpmb_set_key(struct mmc *mmc, void *key);
35891fdabc6SPierre Aubert int mmc_rpmb_get_counter(struct mmc *mmc, unsigned long *counter);
35991fdabc6SPierre Aubert int mmc_rpmb_read(struct mmc *mmc, void *addr, unsigned short blk,
36091fdabc6SPierre Aubert 		  unsigned short cnt, unsigned char *key);
36191fdabc6SPierre Aubert int mmc_rpmb_write(struct mmc *mmc, void *addr, unsigned short blk,
36291fdabc6SPierre Aubert 		   unsigned short cnt, unsigned char *key);
363e9550449SChe-Liang Chiou /**
364e9550449SChe-Liang Chiou  * Start device initialization and return immediately; it does not block on
365e9550449SChe-Liang Chiou  * polling OCR (operation condition register) status.  Then you should call
366e9550449SChe-Liang Chiou  * mmc_init, which would block on polling OCR status and complete the device
367e9550449SChe-Liang Chiou  * initializatin.
368e9550449SChe-Liang Chiou  *
369e9550449SChe-Liang Chiou  * @param mmc	Pointer to a MMC device struct
370e9550449SChe-Liang Chiou  * @return 0 on success, IN_PROGRESS on waiting for OCR status, <0 on error.
371e9550449SChe-Liang Chiou  */
372e9550449SChe-Liang Chiou int mmc_start_init(struct mmc *mmc);
373e9550449SChe-Liang Chiou 
374e9550449SChe-Liang Chiou /**
375e9550449SChe-Liang Chiou  * Set preinit flag of mmc device.
376e9550449SChe-Liang Chiou  *
377e9550449SChe-Liang Chiou  * This will cause the device to be pre-inited during mmc_initialize(),
378e9550449SChe-Liang Chiou  * which may save boot time if the device is not accessed until later.
379e9550449SChe-Liang Chiou  * Some eMMC devices take 200-300ms to init, but unfortunately they
380e9550449SChe-Liang Chiou  * must be sent a series of commands to even get them to start preparing
381e9550449SChe-Liang Chiou  * for operation.
382e9550449SChe-Liang Chiou  *
383e9550449SChe-Liang Chiou  * @param mmc		Pointer to a MMC device struct
384e9550449SChe-Liang Chiou  * @param preinit	preinit flag value
385e9550449SChe-Liang Chiou  */
386e9550449SChe-Liang Chiou void mmc_set_preinit(struct mmc *mmc, int preinit);
387e9550449SChe-Liang Chiou 
3881592ef85SReinhard Meyer #ifdef CONFIG_GENERIC_MMC
3898687d5c8SPaul Burton #ifdef CONFIG_MMC_SPI
3900b2da7e2STom Rini #define mmc_host_is_spi(mmc)	((mmc)->cfg->host_caps & MMC_MODE_SPI)
3918687d5c8SPaul Burton #else
3928687d5c8SPaul Burton #define mmc_host_is_spi(mmc)	0
3938687d5c8SPaul Burton #endif
394d52ebf10SThomas Chou struct mmc *mmc_spi_init(uint bus, uint cs, uint speed, uint mode);
3951592ef85SReinhard Meyer #else
396272cc70bSAndy Fleming int mmc_legacy_init(int verbose);
397272cc70bSAndy Fleming #endif
3981592ef85SReinhard Meyer 
39995de9ab2SPaul Kocialkowski void board_mmc_power_init(void);
4003c7ca967SFabio Estevam int board_mmc_init(bd_t *bis);
401750121c3SJeroen Hofstee int cpu_mmc_init(bd_t *bis);
402aeb80555SJeroen Hofstee int mmc_get_env_addr(struct mmc *mmc, int copy, u32 *env_addr);
4033c7ca967SFabio Estevam 
40493bfd616SPantelis Antoniou /* Set block count limit because of 16 bit register limit on some hardware*/
40593bfd616SPantelis Antoniou #ifndef CONFIG_SYS_MMC_MAX_BLK_COUNT
40693bfd616SPantelis Antoniou #define CONFIG_SYS_MMC_MAX_BLK_COUNT 65535
40793bfd616SPantelis Antoniou #endif
40893bfd616SPantelis Antoniou 
40971f95118Swdenk #endif /* _MMC_H_ */
410