171f95118Swdenk /* 24a6ee172SJerry Huang * Copyright 2008,2010 Freescale Semiconductor, Inc 3272cc70bSAndy Fleming * Andy Fleming 4272cc70bSAndy Fleming * 5272cc70bSAndy Fleming * Based (loosely) on the Linux code 671f95118Swdenk * 771f95118Swdenk * See file CREDITS for list of people who contributed to this 871f95118Swdenk * project. 971f95118Swdenk * 1071f95118Swdenk * This program is free software; you can redistribute it and/or 1171f95118Swdenk * modify it under the terms of the GNU General Public License as 1271f95118Swdenk * published by the Free Software Foundation; either version 2 of 1371f95118Swdenk * the License, or (at your option) any later version. 1471f95118Swdenk * 1571f95118Swdenk * This program is distributed in the hope that it will be useful, 1671f95118Swdenk * but WITHOUT ANY WARRANTY; without even the implied warranty of 1771f95118Swdenk * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 1871f95118Swdenk * GNU General Public License for more details. 1971f95118Swdenk * 2071f95118Swdenk * You should have received a copy of the GNU General Public License 2171f95118Swdenk * along with this program; if not, write to the Free Software 2271f95118Swdenk * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 2371f95118Swdenk * MA 02111-1307 USA 2471f95118Swdenk */ 2571f95118Swdenk 2671f95118Swdenk #ifndef _MMC_H_ 2771f95118Swdenk #define _MMC_H_ 2871f95118Swdenk 29272cc70bSAndy Fleming #include <linux/list.h> 30272cc70bSAndy Fleming 31272cc70bSAndy Fleming #define SD_VERSION_SD 0x20000 32272cc70bSAndy Fleming #define SD_VERSION_2 (SD_VERSION_SD | 0x20) 33272cc70bSAndy Fleming #define SD_VERSION_1_0 (SD_VERSION_SD | 0x10) 34272cc70bSAndy Fleming #define SD_VERSION_1_10 (SD_VERSION_SD | 0x1a) 35272cc70bSAndy Fleming #define MMC_VERSION_MMC 0x10000 36272cc70bSAndy Fleming #define MMC_VERSION_UNKNOWN (MMC_VERSION_MMC) 37272cc70bSAndy Fleming #define MMC_VERSION_1_2 (MMC_VERSION_MMC | 0x12) 38272cc70bSAndy Fleming #define MMC_VERSION_1_4 (MMC_VERSION_MMC | 0x14) 39272cc70bSAndy Fleming #define MMC_VERSION_2_2 (MMC_VERSION_MMC | 0x22) 40272cc70bSAndy Fleming #define MMC_VERSION_3 (MMC_VERSION_MMC | 0x30) 41272cc70bSAndy Fleming #define MMC_VERSION_4 (MMC_VERSION_MMC | 0x40) 42272cc70bSAndy Fleming 43272cc70bSAndy Fleming #define MMC_MODE_HS 0x001 44272cc70bSAndy Fleming #define MMC_MODE_HS_52MHz 0x010 45272cc70bSAndy Fleming #define MMC_MODE_4BIT 0x100 46272cc70bSAndy Fleming #define MMC_MODE_8BIT 0x200 47d52ebf10SThomas Chou #define MMC_MODE_SPI 0x400 48272cc70bSAndy Fleming 49272cc70bSAndy Fleming #define SD_DATA_4BIT 0x00040000 50272cc70bSAndy Fleming 5179b91de9SAlbin Tonnerre #define IS_SD(x) (x->version & SD_VERSION_SD) 52272cc70bSAndy Fleming 53272cc70bSAndy Fleming #define MMC_DATA_READ 1 54272cc70bSAndy Fleming #define MMC_DATA_WRITE 2 55272cc70bSAndy Fleming 56272cc70bSAndy Fleming #define NO_CARD_ERR -16 /* No SD/MMC card inserted */ 57272cc70bSAndy Fleming #define UNUSABLE_ERR -17 /* Unusable Card */ 58272cc70bSAndy Fleming #define COMM_ERR -18 /* Communications Error */ 59272cc70bSAndy Fleming #define TIMEOUT -19 60272cc70bSAndy Fleming 61341188b9SHaavard Skinnemoen #define MMC_CMD_GO_IDLE_STATE 0 62341188b9SHaavard Skinnemoen #define MMC_CMD_SEND_OP_COND 1 63341188b9SHaavard Skinnemoen #define MMC_CMD_ALL_SEND_CID 2 64341188b9SHaavard Skinnemoen #define MMC_CMD_SET_RELATIVE_ADDR 3 65341188b9SHaavard Skinnemoen #define MMC_CMD_SET_DSR 4 66272cc70bSAndy Fleming #define MMC_CMD_SWITCH 6 67341188b9SHaavard Skinnemoen #define MMC_CMD_SELECT_CARD 7 68272cc70bSAndy Fleming #define MMC_CMD_SEND_EXT_CSD 8 69341188b9SHaavard Skinnemoen #define MMC_CMD_SEND_CSD 9 70341188b9SHaavard Skinnemoen #define MMC_CMD_SEND_CID 10 71272cc70bSAndy Fleming #define MMC_CMD_STOP_TRANSMISSION 12 72341188b9SHaavard Skinnemoen #define MMC_CMD_SEND_STATUS 13 73341188b9SHaavard Skinnemoen #define MMC_CMD_SET_BLOCKLEN 16 74341188b9SHaavard Skinnemoen #define MMC_CMD_READ_SINGLE_BLOCK 17 75341188b9SHaavard Skinnemoen #define MMC_CMD_READ_MULTIPLE_BLOCK 18 76272cc70bSAndy Fleming #define MMC_CMD_WRITE_SINGLE_BLOCK 24 77272cc70bSAndy Fleming #define MMC_CMD_WRITE_MULTIPLE_BLOCK 25 78341188b9SHaavard Skinnemoen #define MMC_CMD_APP_CMD 55 79d52ebf10SThomas Chou #define MMC_CMD_SPI_READ_OCR 58 80d52ebf10SThomas Chou #define MMC_CMD_SPI_CRC_ON_OFF 59 81341188b9SHaavard Skinnemoen 82341188b9SHaavard Skinnemoen #define SD_CMD_SEND_RELATIVE_ADDR 3 83272cc70bSAndy Fleming #define SD_CMD_SWITCH_FUNC 6 84341188b9SHaavard Skinnemoen #define SD_CMD_SEND_IF_COND 8 85341188b9SHaavard Skinnemoen 86341188b9SHaavard Skinnemoen #define SD_CMD_APP_SET_BUS_WIDTH 6 87341188b9SHaavard Skinnemoen #define SD_CMD_APP_SEND_OP_COND 41 88272cc70bSAndy Fleming #define SD_CMD_APP_SEND_SCR 51 89272cc70bSAndy Fleming 90272cc70bSAndy Fleming /* SCR definitions in different words */ 91272cc70bSAndy Fleming #define SD_HIGHSPEED_BUSY 0x00020000 92272cc70bSAndy Fleming #define SD_HIGHSPEED_SUPPORTED 0x00020000 93272cc70bSAndy Fleming 94272cc70bSAndy Fleming #define MMC_HS_TIMING 0x00000100 95272cc70bSAndy Fleming #define MMC_HS_52MHZ 0x2 96272cc70bSAndy Fleming 970b453ffeSRabin Vincent #define OCR_BUSY 0x80000000 98272cc70bSAndy Fleming #define OCR_HCS 0x40000000 9931cacbabSRaffaele Recalcati #define OCR_VOLTAGE_MASK 0x007FFF80 10031cacbabSRaffaele Recalcati #define OCR_ACCESS_MODE 0x60000000 101272cc70bSAndy Fleming 1025d4fc8d9SRaffaele Recalcati #define MMC_STATUS_MASK (~0x0206BF7F) 1035d4fc8d9SRaffaele Recalcati #define MMC_STATUS_RDY_FOR_DATA (1 << 8) 1045d4fc8d9SRaffaele Recalcati #define MMC_STATUS_CURR_STATE (0xf << 9) 105ed018b21SThomas Chou #define MMC_STATUS_ERROR (1 << 19) 1065d4fc8d9SRaffaele Recalcati 107272cc70bSAndy Fleming #define MMC_VDD_165_195 0x00000080 /* VDD voltage 1.65 - 1.95 */ 108272cc70bSAndy Fleming #define MMC_VDD_20_21 0x00000100 /* VDD voltage 2.0 ~ 2.1 */ 109272cc70bSAndy Fleming #define MMC_VDD_21_22 0x00000200 /* VDD voltage 2.1 ~ 2.2 */ 110272cc70bSAndy Fleming #define MMC_VDD_22_23 0x00000400 /* VDD voltage 2.2 ~ 2.3 */ 111272cc70bSAndy Fleming #define MMC_VDD_23_24 0x00000800 /* VDD voltage 2.3 ~ 2.4 */ 112272cc70bSAndy Fleming #define MMC_VDD_24_25 0x00001000 /* VDD voltage 2.4 ~ 2.5 */ 113272cc70bSAndy Fleming #define MMC_VDD_25_26 0x00002000 /* VDD voltage 2.5 ~ 2.6 */ 114272cc70bSAndy Fleming #define MMC_VDD_26_27 0x00004000 /* VDD voltage 2.6 ~ 2.7 */ 115272cc70bSAndy Fleming #define MMC_VDD_27_28 0x00008000 /* VDD voltage 2.7 ~ 2.8 */ 116272cc70bSAndy Fleming #define MMC_VDD_28_29 0x00010000 /* VDD voltage 2.8 ~ 2.9 */ 117272cc70bSAndy Fleming #define MMC_VDD_29_30 0x00020000 /* VDD voltage 2.9 ~ 3.0 */ 118272cc70bSAndy Fleming #define MMC_VDD_30_31 0x00040000 /* VDD voltage 3.0 ~ 3.1 */ 119272cc70bSAndy Fleming #define MMC_VDD_31_32 0x00080000 /* VDD voltage 3.1 ~ 3.2 */ 120272cc70bSAndy Fleming #define MMC_VDD_32_33 0x00100000 /* VDD voltage 3.2 ~ 3.3 */ 121272cc70bSAndy Fleming #define MMC_VDD_33_34 0x00200000 /* VDD voltage 3.3 ~ 3.4 */ 122272cc70bSAndy Fleming #define MMC_VDD_34_35 0x00400000 /* VDD voltage 3.4 ~ 3.5 */ 123272cc70bSAndy Fleming #define MMC_VDD_35_36 0x00800000 /* VDD voltage 3.5 ~ 3.6 */ 124272cc70bSAndy Fleming 125272cc70bSAndy Fleming #define MMC_SWITCH_MODE_CMD_SET 0x00 /* Change the command set */ 126272cc70bSAndy Fleming #define MMC_SWITCH_MODE_SET_BITS 0x01 /* Set bits in EXT_CSD byte 127272cc70bSAndy Fleming addressed by index which are 128272cc70bSAndy Fleming 1 in value field */ 129272cc70bSAndy Fleming #define MMC_SWITCH_MODE_CLEAR_BITS 0x02 /* Clear bits in EXT_CSD byte 130272cc70bSAndy Fleming addressed by index, which are 131272cc70bSAndy Fleming 1 in value field */ 132272cc70bSAndy Fleming #define MMC_SWITCH_MODE_WRITE_BYTE 0x03 /* Set target byte to value */ 133272cc70bSAndy Fleming 134272cc70bSAndy Fleming #define SD_SWITCH_CHECK 0 135272cc70bSAndy Fleming #define SD_SWITCH_SWITCH 1 136272cc70bSAndy Fleming 137272cc70bSAndy Fleming /* 138272cc70bSAndy Fleming * EXT_CSD fields 139272cc70bSAndy Fleming */ 140272cc70bSAndy Fleming 141*bc897b1dSLei Wen #define EXT_CSD_PART_CONF 179 /* R/W */ 142272cc70bSAndy Fleming #define EXT_CSD_BUS_WIDTH 183 /* R/W */ 143272cc70bSAndy Fleming #define EXT_CSD_HS_TIMING 185 /* R/W */ 144272cc70bSAndy Fleming #define EXT_CSD_CARD_TYPE 196 /* RO */ 145272cc70bSAndy Fleming #define EXT_CSD_REV 192 /* RO */ 146272cc70bSAndy Fleming #define EXT_CSD_SEC_CNT 212 /* RO, 4 bytes */ 147272cc70bSAndy Fleming 148272cc70bSAndy Fleming /* 149272cc70bSAndy Fleming * EXT_CSD field definitions 150272cc70bSAndy Fleming */ 151272cc70bSAndy Fleming 152272cc70bSAndy Fleming #define EXT_CSD_CMD_SET_NORMAL (1 << 0) 153272cc70bSAndy Fleming #define EXT_CSD_CMD_SET_SECURE (1 << 1) 154272cc70bSAndy Fleming #define EXT_CSD_CMD_SET_CPSECURE (1 << 2) 155272cc70bSAndy Fleming 156272cc70bSAndy Fleming #define EXT_CSD_CARD_TYPE_26 (1 << 0) /* Card can run at 26MHz */ 157272cc70bSAndy Fleming #define EXT_CSD_CARD_TYPE_52 (1 << 1) /* Card can run at 52MHz */ 158272cc70bSAndy Fleming 159272cc70bSAndy Fleming #define EXT_CSD_BUS_WIDTH_1 0 /* Card is in 1 bit mode */ 160272cc70bSAndy Fleming #define EXT_CSD_BUS_WIDTH_4 1 /* Card is in 4 bit mode */ 161272cc70bSAndy Fleming #define EXT_CSD_BUS_WIDTH_8 2 /* Card is in 8 bit mode */ 162341188b9SHaavard Skinnemoen 1631de97f98SAndy Fleming #define R1_ILLEGAL_COMMAND (1 << 22) 1641de97f98SAndy Fleming #define R1_APP_CMD (1 << 5) 1651de97f98SAndy Fleming 166272cc70bSAndy Fleming #define MMC_RSP_PRESENT (1 << 0) 167272cc70bSAndy Fleming #define MMC_RSP_136 (1 << 1) /* 136 bit response */ 168272cc70bSAndy Fleming #define MMC_RSP_CRC (1 << 2) /* expect valid crc */ 169272cc70bSAndy Fleming #define MMC_RSP_BUSY (1 << 3) /* card may send busy */ 170272cc70bSAndy Fleming #define MMC_RSP_OPCODE (1 << 4) /* response contains opcode */ 171272cc70bSAndy Fleming 172272cc70bSAndy Fleming #define MMC_RSP_NONE (0) 173272cc70bSAndy Fleming #define MMC_RSP_R1 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE) 174272cc70bSAndy Fleming #define MMC_RSP_R1b (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE| \ 175272cc70bSAndy Fleming MMC_RSP_BUSY) 176272cc70bSAndy Fleming #define MMC_RSP_R2 (MMC_RSP_PRESENT|MMC_RSP_136|MMC_RSP_CRC) 177272cc70bSAndy Fleming #define MMC_RSP_R3 (MMC_RSP_PRESENT) 178272cc70bSAndy Fleming #define MMC_RSP_R4 (MMC_RSP_PRESENT) 179272cc70bSAndy Fleming #define MMC_RSP_R5 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE) 180272cc70bSAndy Fleming #define MMC_RSP_R6 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE) 181272cc70bSAndy Fleming #define MMC_RSP_R7 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE) 182272cc70bSAndy Fleming 183*bc897b1dSLei Wen #define MMCPART_NOAVAILABLE (0xff) 184*bc897b1dSLei Wen #define PART_ACCESS_MASK (0x7) 185*bc897b1dSLei Wen #define PART_SUPPORT (0x1) 18671f95118Swdenk 1871de97f98SAndy Fleming struct mmc_cid { 1881de97f98SAndy Fleming unsigned long psn; 1891de97f98SAndy Fleming unsigned short oid; 1901de97f98SAndy Fleming unsigned char mid; 1911de97f98SAndy Fleming unsigned char prv; 1921de97f98SAndy Fleming unsigned char mdt; 1931de97f98SAndy Fleming char pnm[7]; 1941de97f98SAndy Fleming }; 1951de97f98SAndy Fleming 1961592ef85SReinhard Meyer /* 1971592ef85SReinhard Meyer * WARNING! 1981592ef85SReinhard Meyer * 1991592ef85SReinhard Meyer * This structure is used by atmel_mci.c only. 2001592ef85SReinhard Meyer * It works for the AVR32 architecture but NOT 2011592ef85SReinhard Meyer * for ARM/AT91 architectures. 2021592ef85SReinhard Meyer * Its use is highly depreciated. 2031592ef85SReinhard Meyer * After the atmel_mci.c driver for AVR32 has 2041592ef85SReinhard Meyer * been replaced this structure will be removed. 2051592ef85SReinhard Meyer */ 2061de97f98SAndy Fleming struct mmc_csd 2071de97f98SAndy Fleming { 2081de97f98SAndy Fleming u8 csd_structure:2, 2091de97f98SAndy Fleming spec_vers:4, 2101de97f98SAndy Fleming rsvd1:2; 2111de97f98SAndy Fleming u8 taac; 2121de97f98SAndy Fleming u8 nsac; 2131de97f98SAndy Fleming u8 tran_speed; 2141de97f98SAndy Fleming u16 ccc:12, 2151de97f98SAndy Fleming read_bl_len:4; 2161de97f98SAndy Fleming u64 read_bl_partial:1, 2171de97f98SAndy Fleming write_blk_misalign:1, 2181de97f98SAndy Fleming read_blk_misalign:1, 2191de97f98SAndy Fleming dsr_imp:1, 2201de97f98SAndy Fleming rsvd2:2, 2211de97f98SAndy Fleming c_size:12, 2221de97f98SAndy Fleming vdd_r_curr_min:3, 2231de97f98SAndy Fleming vdd_r_curr_max:3, 2241de97f98SAndy Fleming vdd_w_curr_min:3, 2251de97f98SAndy Fleming vdd_w_curr_max:3, 2261de97f98SAndy Fleming c_size_mult:3, 2271de97f98SAndy Fleming sector_size:5, 2281de97f98SAndy Fleming erase_grp_size:5, 2291de97f98SAndy Fleming wp_grp_size:5, 2301de97f98SAndy Fleming wp_grp_enable:1, 2311de97f98SAndy Fleming default_ecc:2, 2321de97f98SAndy Fleming r2w_factor:3, 2331de97f98SAndy Fleming write_bl_len:4, 2341de97f98SAndy Fleming write_bl_partial:1, 2351de97f98SAndy Fleming rsvd3:5; 2361de97f98SAndy Fleming u8 file_format_grp:1, 2371de97f98SAndy Fleming copy:1, 2381de97f98SAndy Fleming perm_write_protect:1, 2391de97f98SAndy Fleming tmp_write_protect:1, 2401de97f98SAndy Fleming file_format:2, 2411de97f98SAndy Fleming ecc:2; 2421de97f98SAndy Fleming u8 crc:7; 2431de97f98SAndy Fleming u8 one:1; 2441de97f98SAndy Fleming }; 2451de97f98SAndy Fleming 246272cc70bSAndy Fleming struct mmc_cmd { 247272cc70bSAndy Fleming ushort cmdidx; 248272cc70bSAndy Fleming uint resp_type; 249272cc70bSAndy Fleming uint cmdarg; 2500b453ffeSRabin Vincent uint response[4]; 251272cc70bSAndy Fleming uint flags; 252272cc70bSAndy Fleming }; 253272cc70bSAndy Fleming 254272cc70bSAndy Fleming struct mmc_data { 255272cc70bSAndy Fleming union { 256272cc70bSAndy Fleming char *dest; 257272cc70bSAndy Fleming const char *src; /* src buffers don't get written to */ 258272cc70bSAndy Fleming }; 259272cc70bSAndy Fleming uint flags; 260272cc70bSAndy Fleming uint blocks; 261272cc70bSAndy Fleming uint blocksize; 262272cc70bSAndy Fleming }; 263272cc70bSAndy Fleming 264272cc70bSAndy Fleming struct mmc { 265272cc70bSAndy Fleming struct list_head link; 266272cc70bSAndy Fleming char name[32]; 267272cc70bSAndy Fleming void *priv; 268272cc70bSAndy Fleming uint voltages; 269272cc70bSAndy Fleming uint version; 270*bc897b1dSLei Wen uint has_init; 271272cc70bSAndy Fleming uint f_min; 272272cc70bSAndy Fleming uint f_max; 273272cc70bSAndy Fleming int high_capacity; 274272cc70bSAndy Fleming uint bus_width; 275272cc70bSAndy Fleming uint clock; 276272cc70bSAndy Fleming uint card_caps; 277272cc70bSAndy Fleming uint host_caps; 278272cc70bSAndy Fleming uint ocr; 279272cc70bSAndy Fleming uint scr[2]; 280272cc70bSAndy Fleming uint csd[4]; 2810b453ffeSRabin Vincent uint cid[4]; 282272cc70bSAndy Fleming ushort rca; 283*bc897b1dSLei Wen char part_config; 284*bc897b1dSLei Wen char part_num; 285272cc70bSAndy Fleming uint tran_speed; 286272cc70bSAndy Fleming uint read_bl_len; 287272cc70bSAndy Fleming uint write_bl_len; 288272cc70bSAndy Fleming u64 capacity; 289272cc70bSAndy Fleming block_dev_desc_t block_dev; 290272cc70bSAndy Fleming int (*send_cmd)(struct mmc *mmc, 291272cc70bSAndy Fleming struct mmc_cmd *cmd, struct mmc_data *data); 292272cc70bSAndy Fleming void (*set_ios)(struct mmc *mmc); 293272cc70bSAndy Fleming int (*init)(struct mmc *mmc); 29457418d21SSandeep Paulraj uint b_max; 295272cc70bSAndy Fleming }; 296272cc70bSAndy Fleming 297272cc70bSAndy Fleming int mmc_register(struct mmc *mmc); 298272cc70bSAndy Fleming int mmc_initialize(bd_t *bis); 299272cc70bSAndy Fleming int mmc_init(struct mmc *mmc); 300272cc70bSAndy Fleming int mmc_read(struct mmc *mmc, u64 src, uchar *dst, int size); 3014a6ee172SJerry Huang void mmc_set_clock(struct mmc *mmc, uint clock); 302272cc70bSAndy Fleming struct mmc *find_mmc_device(int dev_num); 30389716964SSteve Sakoman int mmc_set_dev(int dev_num); 304272cc70bSAndy Fleming void print_mmc_devices(char separator); 305ea6ebe21SLei Wen int get_mmc_num(void); 30611fdade2SStefano Babic int board_mmc_getcd(u8 *cd, struct mmc *mmc); 307*bc897b1dSLei Wen int mmc_switch_part(int dev_num, unsigned int part_num); 308272cc70bSAndy Fleming 3091592ef85SReinhard Meyer #ifdef CONFIG_GENERIC_MMC 3101592ef85SReinhard Meyer int atmel_mci_init(void *regs); 311d52ebf10SThomas Chou #define mmc_host_is_spi(mmc) ((mmc)->host_caps & MMC_MODE_SPI) 312d52ebf10SThomas Chou struct mmc *mmc_spi_init(uint bus, uint cs, uint speed, uint mode); 3131592ef85SReinhard Meyer #else 314272cc70bSAndy Fleming int mmc_legacy_init(int verbose); 315272cc70bSAndy Fleming #endif 3161592ef85SReinhard Meyer 31771f95118Swdenk #endif /* _MMC_H_ */ 318