xref: /rk3399_rockchip-uboot/include/mmc.h (revision ad77484a25657c67fa9e48ed7e125617670297bf)
171f95118Swdenk /*
24a6ee172SJerry Huang  * Copyright 2008,2010 Freescale Semiconductor, Inc
3272cc70bSAndy Fleming  * Andy Fleming
4272cc70bSAndy Fleming  *
5272cc70bSAndy Fleming  * Based (loosely) on the Linux code
671f95118Swdenk  *
71a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
871f95118Swdenk  */
971f95118Swdenk 
1071f95118Swdenk #ifndef _MMC_H_
1171f95118Swdenk #define _MMC_H_
1271f95118Swdenk 
13272cc70bSAndy Fleming #include <linux/list.h>
143697e599SPeng Fan #include <linux/sizes.h>
150d986e61SLad, Prabhakar #include <linux/compiler.h>
1607a2d42cSMateusz Zalega #include <part.h>
17272cc70bSAndy Fleming 
184b7cee53SPantelis Antoniou /* SD/MMC version bits; 8 flags, 8 major, 8 minor, 8 change */
194b7cee53SPantelis Antoniou #define SD_VERSION_SD	(1U << 31)
204b7cee53SPantelis Antoniou #define MMC_VERSION_MMC	(1U << 30)
214b7cee53SPantelis Antoniou 
224b7cee53SPantelis Antoniou #define MAKE_SDMMC_VERSION(a, b, c)	\
234b7cee53SPantelis Antoniou 	((((u32)(a)) << 16) | ((u32)(b) << 8) | (u32)(c))
244b7cee53SPantelis Antoniou #define MAKE_SD_VERSION(a, b, c)	\
254b7cee53SPantelis Antoniou 	(SD_VERSION_SD | MAKE_SDMMC_VERSION(a, b, c))
264b7cee53SPantelis Antoniou #define MAKE_MMC_VERSION(a, b, c)	\
274b7cee53SPantelis Antoniou 	(MMC_VERSION_MMC | MAKE_SDMMC_VERSION(a, b, c))
284b7cee53SPantelis Antoniou 
294b7cee53SPantelis Antoniou #define EXTRACT_SDMMC_MAJOR_VERSION(x)	\
304b7cee53SPantelis Antoniou 	(((u32)(x) >> 16) & 0xff)
314b7cee53SPantelis Antoniou #define EXTRACT_SDMMC_MINOR_VERSION(x)	\
324b7cee53SPantelis Antoniou 	(((u32)(x) >> 8) & 0xff)
334b7cee53SPantelis Antoniou #define EXTRACT_SDMMC_CHANGE_VERSION(x)	\
344b7cee53SPantelis Antoniou 	((u32)(x) & 0xff)
354b7cee53SPantelis Antoniou 
364b7cee53SPantelis Antoniou #define SD_VERSION_3		MAKE_SD_VERSION(3, 0, 0)
374b7cee53SPantelis Antoniou #define SD_VERSION_2		MAKE_SD_VERSION(2, 0, 0)
384b7cee53SPantelis Antoniou #define SD_VERSION_1_0		MAKE_SD_VERSION(1, 0, 0)
394b7cee53SPantelis Antoniou #define SD_VERSION_1_10		MAKE_SD_VERSION(1, 10, 0)
404b7cee53SPantelis Antoniou 
414b7cee53SPantelis Antoniou #define MMC_VERSION_UNKNOWN	MAKE_MMC_VERSION(0, 0, 0)
424b7cee53SPantelis Antoniou #define MMC_VERSION_1_2		MAKE_MMC_VERSION(1, 2, 0)
434b7cee53SPantelis Antoniou #define MMC_VERSION_1_4		MAKE_MMC_VERSION(1, 4, 0)
444b7cee53SPantelis Antoniou #define MMC_VERSION_2_2		MAKE_MMC_VERSION(2, 2, 0)
454b7cee53SPantelis Antoniou #define MMC_VERSION_3		MAKE_MMC_VERSION(3, 0, 0)
464b7cee53SPantelis Antoniou #define MMC_VERSION_4		MAKE_MMC_VERSION(4, 0, 0)
474b7cee53SPantelis Antoniou #define MMC_VERSION_4_1		MAKE_MMC_VERSION(4, 1, 0)
484b7cee53SPantelis Antoniou #define MMC_VERSION_4_2		MAKE_MMC_VERSION(4, 2, 0)
494b7cee53SPantelis Antoniou #define MMC_VERSION_4_3		MAKE_MMC_VERSION(4, 3, 0)
504b7cee53SPantelis Antoniou #define MMC_VERSION_4_41	MAKE_MMC_VERSION(4, 4, 1)
514b7cee53SPantelis Antoniou #define MMC_VERSION_4_5		MAKE_MMC_VERSION(4, 5, 0)
524b7cee53SPantelis Antoniou #define MMC_VERSION_5_0		MAKE_MMC_VERSION(5, 0, 0)
531a3619cfSStefan Wahren #define MMC_VERSION_5_1		MAKE_MMC_VERSION(5, 1, 0)
54272cc70bSAndy Fleming 
558caf46d1SJaehoon Chung #define MMC_MODE_HS		(1 << 0)
568caf46d1SJaehoon Chung #define MMC_MODE_HS_52MHz	(1 << 1)
578caf46d1SJaehoon Chung #define MMC_MODE_4BIT		(1 << 2)
588caf46d1SJaehoon Chung #define MMC_MODE_8BIT		(1 << 3)
598caf46d1SJaehoon Chung #define MMC_MODE_SPI		(1 << 4)
605a20397bSRob Herring #define MMC_MODE_DDR_52MHz	(1 << 5)
61227f658eSZiyuan Xu #define MMC_MODE_HS200		(1 << 6)
62227f658eSZiyuan Xu #define MMC_MODE_HS400		(1 << 7)
63227f658eSZiyuan Xu #define MMC_MODE_HS400ES	(1 << 8)
6462722036SŁukasz Majewski 
65272cc70bSAndy Fleming #define SD_DATA_4BIT	0x00040000
66272cc70bSAndy Fleming 
674b7cee53SPantelis Antoniou #define IS_SD(x)	((x)->version & SD_VERSION_SD)
683f2da751SAndrew Gabbasov #define IS_MMC(x)	((x)->version & MMC_VERSION_MMC)
69272cc70bSAndy Fleming 
70272cc70bSAndy Fleming #define MMC_DATA_READ		1
71272cc70bSAndy Fleming #define MMC_DATA_WRITE		2
72272cc70bSAndy Fleming 
73341188b9SHaavard Skinnemoen #define MMC_CMD_GO_IDLE_STATE		0
74341188b9SHaavard Skinnemoen #define MMC_CMD_SEND_OP_COND		1
75341188b9SHaavard Skinnemoen #define MMC_CMD_ALL_SEND_CID		2
76341188b9SHaavard Skinnemoen #define MMC_CMD_SET_RELATIVE_ADDR	3
77341188b9SHaavard Skinnemoen #define MMC_CMD_SET_DSR			4
78272cc70bSAndy Fleming #define MMC_CMD_SWITCH			6
79341188b9SHaavard Skinnemoen #define MMC_CMD_SELECT_CARD		7
80272cc70bSAndy Fleming #define MMC_CMD_SEND_EXT_CSD		8
81341188b9SHaavard Skinnemoen #define MMC_CMD_SEND_CSD		9
82341188b9SHaavard Skinnemoen #define MMC_CMD_SEND_CID		10
83272cc70bSAndy Fleming #define MMC_CMD_STOP_TRANSMISSION	12
84341188b9SHaavard Skinnemoen #define MMC_CMD_SEND_STATUS		13
85341188b9SHaavard Skinnemoen #define MMC_CMD_SET_BLOCKLEN		16
86341188b9SHaavard Skinnemoen #define MMC_CMD_READ_SINGLE_BLOCK	17
87341188b9SHaavard Skinnemoen #define MMC_CMD_READ_MULTIPLE_BLOCK	18
8891fdabc6SPierre Aubert #define MMC_CMD_SET_BLOCK_COUNT         23
89272cc70bSAndy Fleming #define MMC_CMD_WRITE_SINGLE_BLOCK	24
90272cc70bSAndy Fleming #define MMC_CMD_WRITE_MULTIPLE_BLOCK	25
91e6f99a56SLei Wen #define MMC_CMD_ERASE_GROUP_START	35
92e6f99a56SLei Wen #define MMC_CMD_ERASE_GROUP_END		36
93e6f99a56SLei Wen #define MMC_CMD_ERASE			38
94341188b9SHaavard Skinnemoen #define MMC_CMD_APP_CMD			55
95d52ebf10SThomas Chou #define MMC_CMD_SPI_READ_OCR		58
96d52ebf10SThomas Chou #define MMC_CMD_SPI_CRC_ON_OFF		59
973690d6d6SAmar #define MMC_CMD_RES_MAN			62
983690d6d6SAmar 
993690d6d6SAmar #define MMC_CMD62_ARG1			0xefac62ec
1003690d6d6SAmar #define MMC_CMD62_ARG2			0xcbaea7
1013690d6d6SAmar 
102341188b9SHaavard Skinnemoen 
103341188b9SHaavard Skinnemoen #define SD_CMD_SEND_RELATIVE_ADDR	3
104272cc70bSAndy Fleming #define SD_CMD_SWITCH_FUNC		6
105341188b9SHaavard Skinnemoen #define SD_CMD_SEND_IF_COND		8
106f022d36eSOtavio Salvador #define SD_CMD_SWITCH_UHS18V		11
107341188b9SHaavard Skinnemoen 
108341188b9SHaavard Skinnemoen #define SD_CMD_APP_SET_BUS_WIDTH	6
1093697e599SPeng Fan #define SD_CMD_APP_SD_STATUS		13
110e6f99a56SLei Wen #define SD_CMD_ERASE_WR_BLK_START	32
111e6f99a56SLei Wen #define SD_CMD_ERASE_WR_BLK_END		33
112341188b9SHaavard Skinnemoen #define SD_CMD_APP_SEND_OP_COND		41
113272cc70bSAndy Fleming #define SD_CMD_APP_SEND_SCR		51
114272cc70bSAndy Fleming 
115272cc70bSAndy Fleming /* SCR definitions in different words */
116272cc70bSAndy Fleming #define SD_HIGHSPEED_BUSY	0x00020000
117272cc70bSAndy Fleming #define SD_HIGHSPEED_SUPPORTED	0x00020000
118272cc70bSAndy Fleming 
1190b453ffeSRabin Vincent #define OCR_BUSY		0x80000000
120272cc70bSAndy Fleming #define OCR_HCS			0x40000000
12131cacbabSRaffaele Recalcati #define OCR_VOLTAGE_MASK	0x007FFF80
12231cacbabSRaffaele Recalcati #define OCR_ACCESS_MODE		0x60000000
123272cc70bSAndy Fleming 
1241aa2d074SEric Nelson #define MMC_ERASE_ARG		0x00000000
1251aa2d074SEric Nelson #define MMC_SECURE_ERASE_ARG	0x80000000
1261aa2d074SEric Nelson #define MMC_TRIM_ARG		0x00000001
1271aa2d074SEric Nelson #define MMC_DISCARD_ARG		0x00000003
1281aa2d074SEric Nelson #define MMC_SECURE_TRIM1_ARG	0x80000001
1291aa2d074SEric Nelson #define MMC_SECURE_TRIM2_ARG	0x80008000
130e6f99a56SLei Wen 
1315d4fc8d9SRaffaele Recalcati #define MMC_STATUS_MASK		(~0x0206BF7F)
1326b2221b0SAndrew Gabbasov #define MMC_STATUS_SWITCH_ERROR	(1 << 7)
1335d4fc8d9SRaffaele Recalcati #define MMC_STATUS_RDY_FOR_DATA (1 << 8)
1345d4fc8d9SRaffaele Recalcati #define MMC_STATUS_CURR_STATE	(0xf << 9)
135ed018b21SThomas Chou #define MMC_STATUS_ERROR	(1 << 19)
1365d4fc8d9SRaffaele Recalcati 
137d617c426SJan Kloetzke #define MMC_STATE_PRG		(7 << 9)
138d617c426SJan Kloetzke 
139272cc70bSAndy Fleming #define MMC_VDD_165_195		0x00000080	/* VDD voltage 1.65 - 1.95 */
140272cc70bSAndy Fleming #define MMC_VDD_20_21		0x00000100	/* VDD voltage 2.0 ~ 2.1 */
141272cc70bSAndy Fleming #define MMC_VDD_21_22		0x00000200	/* VDD voltage 2.1 ~ 2.2 */
142272cc70bSAndy Fleming #define MMC_VDD_22_23		0x00000400	/* VDD voltage 2.2 ~ 2.3 */
143272cc70bSAndy Fleming #define MMC_VDD_23_24		0x00000800	/* VDD voltage 2.3 ~ 2.4 */
144272cc70bSAndy Fleming #define MMC_VDD_24_25		0x00001000	/* VDD voltage 2.4 ~ 2.5 */
145272cc70bSAndy Fleming #define MMC_VDD_25_26		0x00002000	/* VDD voltage 2.5 ~ 2.6 */
146272cc70bSAndy Fleming #define MMC_VDD_26_27		0x00004000	/* VDD voltage 2.6 ~ 2.7 */
147272cc70bSAndy Fleming #define MMC_VDD_27_28		0x00008000	/* VDD voltage 2.7 ~ 2.8 */
148272cc70bSAndy Fleming #define MMC_VDD_28_29		0x00010000	/* VDD voltage 2.8 ~ 2.9 */
149272cc70bSAndy Fleming #define MMC_VDD_29_30		0x00020000	/* VDD voltage 2.9 ~ 3.0 */
150272cc70bSAndy Fleming #define MMC_VDD_30_31		0x00040000	/* VDD voltage 3.0 ~ 3.1 */
151272cc70bSAndy Fleming #define MMC_VDD_31_32		0x00080000	/* VDD voltage 3.1 ~ 3.2 */
152272cc70bSAndy Fleming #define MMC_VDD_32_33		0x00100000	/* VDD voltage 3.2 ~ 3.3 */
153272cc70bSAndy Fleming #define MMC_VDD_33_34		0x00200000	/* VDD voltage 3.3 ~ 3.4 */
154272cc70bSAndy Fleming #define MMC_VDD_34_35		0x00400000	/* VDD voltage 3.4 ~ 3.5 */
155272cc70bSAndy Fleming #define MMC_VDD_35_36		0x00800000	/* VDD voltage 3.5 ~ 3.6 */
156272cc70bSAndy Fleming 
157272cc70bSAndy Fleming #define MMC_SWITCH_MODE_CMD_SET		0x00 /* Change the command set */
158272cc70bSAndy Fleming #define MMC_SWITCH_MODE_SET_BITS	0x01 /* Set bits in EXT_CSD byte
159272cc70bSAndy Fleming 						addressed by index which are
160272cc70bSAndy Fleming 						1 in value field */
161272cc70bSAndy Fleming #define MMC_SWITCH_MODE_CLEAR_BITS	0x02 /* Clear bits in EXT_CSD byte
162272cc70bSAndy Fleming 						addressed by index, which are
163272cc70bSAndy Fleming 						1 in value field */
164272cc70bSAndy Fleming #define MMC_SWITCH_MODE_WRITE_BYTE	0x03 /* Set target byte to value */
165272cc70bSAndy Fleming 
166272cc70bSAndy Fleming #define SD_SWITCH_CHECK		0
167272cc70bSAndy Fleming #define SD_SWITCH_SWITCH	1
168272cc70bSAndy Fleming 
169272cc70bSAndy Fleming /*
170272cc70bSAndy Fleming  * EXT_CSD fields
171272cc70bSAndy Fleming  */
172a7f852b6SDiego Santa Cruz #define EXT_CSD_ENH_START_ADDR		136	/* R/W */
173a7f852b6SDiego Santa Cruz #define EXT_CSD_ENH_SIZE_MULT		140	/* R/W */
174f866a46dSStephen Warren #define EXT_CSD_GP_SIZE_MULT		143	/* R/W */
175d7b29129SMarkus Niebel #define EXT_CSD_PARTITION_SETTING	155	/* R/W */
1761937e5aaSOliver Metz #define EXT_CSD_PARTITIONS_ATTRIBUTE	156	/* R/W */
177ac9da0e0SDiego Santa Cruz #define EXT_CSD_MAX_ENH_SIZE_MULT	157	/* R */
1780560db18SLei Wen #define EXT_CSD_PARTITIONING_SUPPORT	160	/* RO */
17933ace362STom Rini #define EXT_CSD_RST_N_FUNCTION		162	/* R/W */
180cd3d4880STomas Melin #define EXT_CSD_BKOPS_EN		163	/* R/W & R/W/E */
1818dda5b0eSDiego Santa Cruz #define EXT_CSD_WR_REL_PARAM		166	/* R */
1828dda5b0eSDiego Santa Cruz #define EXT_CSD_WR_REL_SET		167	/* R/W */
183f866a46dSStephen Warren #define EXT_CSD_RPMB_MULT		168	/* RO */
1840560db18SLei Wen #define EXT_CSD_ERASE_GROUP_DEF		175	/* R/W */
1853690d6d6SAmar #define EXT_CSD_BOOT_BUS_WIDTH		177
186bc897b1dSLei Wen #define EXT_CSD_PART_CONF		179	/* R/W */
187272cc70bSAndy Fleming #define EXT_CSD_BUS_WIDTH		183	/* R/W */
188227f658eSZiyuan Xu #define EXT_CSD_STROBE_SUPPORT		184	/* RO */
189272cc70bSAndy Fleming #define EXT_CSD_HS_TIMING		185	/* R/W */
190272cc70bSAndy Fleming #define EXT_CSD_REV			192	/* RO */
1910560db18SLei Wen #define EXT_CSD_CARD_TYPE		196	/* RO */
192272cc70bSAndy Fleming #define EXT_CSD_SEC_CNT			212	/* RO, 4 bytes */
193f866a46dSStephen Warren #define EXT_CSD_HC_WP_GRP_SIZE		221	/* RO */
1940560db18SLei Wen #define EXT_CSD_HC_ERASE_GRP_SIZE	224	/* RO */
1958948ea83SStephen Warren #define EXT_CSD_BOOT_MULT		226	/* RO */
196cd3d4880STomas Melin #define EXT_CSD_BKOPS_SUPPORT		502	/* RO */
197272cc70bSAndy Fleming 
198272cc70bSAndy Fleming /*
199272cc70bSAndy Fleming  * EXT_CSD field definitions
200272cc70bSAndy Fleming  */
201272cc70bSAndy Fleming 
202272cc70bSAndy Fleming #define EXT_CSD_CMD_SET_NORMAL		(1 << 0)
203272cc70bSAndy Fleming #define EXT_CSD_CMD_SET_SECURE		(1 << 1)
204272cc70bSAndy Fleming #define EXT_CSD_CMD_SET_CPSECURE	(1 << 2)
205272cc70bSAndy Fleming 
206272cc70bSAndy Fleming #define EXT_CSD_CARD_TYPE_26	(1 << 0)	/* Card can run at 26MHz */
207272cc70bSAndy Fleming #define EXT_CSD_CARD_TYPE_52	(1 << 1)	/* Card can run at 52MHz */
208227f658eSZiyuan Xu #define EXT_CSD_CARD_TYPE_HS	(EXT_CSD_CARD_TYPE_26 | \
209227f658eSZiyuan Xu 				 EXT_CSD_CARD_TYPE_52)
210227f658eSZiyuan Xu #define EXT_CSD_CARD_TYPE_HS200_1_8V	BIT(4)	/* Card can run at 200MHz */
211227f658eSZiyuan Xu #define EXT_CSD_CARD_TYPE_HS200_1_2V	BIT(5)	/* Card can run at 200MHz */
212227f658eSZiyuan Xu #define EXT_CSD_CARD_TYPE_HS200		(EXT_CSD_CARD_TYPE_HS200_1_8V | \
213227f658eSZiyuan Xu 					 EXT_CSD_CARD_TYPE_HS200_1_2V)
214227f658eSZiyuan Xu #define EXT_CSD_CARD_TYPE_HS400_1_8V	BIT(6)	/* Card can run at 200MHz DDR, 1.8V */
215227f658eSZiyuan Xu #define EXT_CSD_CARD_TYPE_HS400_1_2V	BIT(7)	/* Card can run at 200MHz DDR, 1.2V */
216227f658eSZiyuan Xu #define EXT_CSD_CARD_TYPE_HS400		(EXT_CSD_CARD_TYPE_HS400_1_8V | \
217227f658eSZiyuan Xu 					 EXT_CSD_CARD_TYPE_HS400_1_2V)
218227f658eSZiyuan Xu #define EXT_CSD_CARD_TYPE_HS400ES	BIT(8)	/* Card can run at HS400ES */
219227f658eSZiyuan Xu 
220d22e3d46SJaehoon Chung #define EXT_CSD_CARD_TYPE_DDR_1_8V	(1 << 2)
221d22e3d46SJaehoon Chung #define EXT_CSD_CARD_TYPE_DDR_1_2V	(1 << 3)
222d22e3d46SJaehoon Chung #define EXT_CSD_CARD_TYPE_DDR_52	(EXT_CSD_CARD_TYPE_DDR_1_8V \
223d22e3d46SJaehoon Chung 					| EXT_CSD_CARD_TYPE_DDR_1_2V)
224272cc70bSAndy Fleming 
225272cc70bSAndy Fleming #define EXT_CSD_BUS_WIDTH_1	0	/* Card is in 1 bit mode */
226272cc70bSAndy Fleming #define EXT_CSD_BUS_WIDTH_4	1	/* Card is in 4 bit mode */
227272cc70bSAndy Fleming #define EXT_CSD_BUS_WIDTH_8	2	/* Card is in 8 bit mode */
228d22e3d46SJaehoon Chung #define EXT_CSD_DDR_BUS_WIDTH_4	5	/* Card is in 4 bit DDR mode */
229d22e3d46SJaehoon Chung #define EXT_CSD_DDR_BUS_WIDTH_8	6	/* Card is in 8 bit DDR mode */
230341188b9SHaavard Skinnemoen 
231e61cd3d7SZiyuan Xu #define EXT_CSD_TIMING_BC	0	/* Backwards compatility */
232e61cd3d7SZiyuan Xu #define EXT_CSD_TIMING_HS	1	/* High speed */
233e61cd3d7SZiyuan Xu #define EXT_CSD_TIMING_HS200	2	/* HS200 */
234e61cd3d7SZiyuan Xu #define EXT_CSD_TIMING_HS400	3	/* HS400 */
235e61cd3d7SZiyuan Xu #define EXT_CSD_DRV_STR_SHIFT	4	/* Driver Strength shift */
236e61cd3d7SZiyuan Xu 
2373690d6d6SAmar #define EXT_CSD_BOOT_ACK_ENABLE			(1 << 6)
2383690d6d6SAmar #define EXT_CSD_BOOT_PARTITION_ENABLE		(1 << 3)
2393690d6d6SAmar #define EXT_CSD_PARTITION_ACCESS_ENABLE		(1 << 0)
2403690d6d6SAmar #define EXT_CSD_PARTITION_ACCESS_DISABLE	(0 << 0)
2413690d6d6SAmar 
2423690d6d6SAmar #define EXT_CSD_BOOT_ACK(x)		(x << 6)
2433690d6d6SAmar #define EXT_CSD_BOOT_PART_NUM(x)	(x << 3)
2443690d6d6SAmar #define EXT_CSD_PARTITION_ACCESS(x)	(x << 0)
2453690d6d6SAmar 
246bdb60996SAngelo Dureghello #define EXT_CSD_EXTRACT_BOOT_ACK(x)		(((x) >> 6) & 0x1)
247bdb60996SAngelo Dureghello #define EXT_CSD_EXTRACT_BOOT_PART(x)		(((x) >> 3) & 0x7)
248bdb60996SAngelo Dureghello #define EXT_CSD_EXTRACT_PARTITION_ACCESS(x)	((x) & 0x7)
249bdb60996SAngelo Dureghello 
2505a99b9deSTom Rini #define EXT_CSD_BOOT_BUS_WIDTH_MODE(x)	(x << 3)
2515a99b9deSTom Rini #define EXT_CSD_BOOT_BUS_WIDTH_RESET(x)	(x << 2)
2525a99b9deSTom Rini #define EXT_CSD_BOOT_BUS_WIDTH_WIDTH(x)	(x)
2533690d6d6SAmar 
254d7b29129SMarkus Niebel #define EXT_CSD_PARTITION_SETTING_COMPLETED	(1 << 0)
255d7b29129SMarkus Niebel 
256c3dbb4f9SDiego Santa Cruz #define EXT_CSD_ENH_USR		(1 << 0)	/* user data area is enhanced */
257c3dbb4f9SDiego Santa Cruz #define EXT_CSD_ENH_GP(x)	(1 << ((x)+1))	/* GP part (x+1) is enhanced */
258c3dbb4f9SDiego Santa Cruz 
2598dda5b0eSDiego Santa Cruz #define EXT_CSD_HS_CTRL_REL	(1 << 0)	/* host controlled WR_REL_SET */
2608dda5b0eSDiego Santa Cruz 
2618dda5b0eSDiego Santa Cruz #define EXT_CSD_WR_DATA_REL_USR		(1 << 0)	/* user data area WR_REL */
2628dda5b0eSDiego Santa Cruz #define EXT_CSD_WR_DATA_REL_GP(x)	(1 << ((x)+1))	/* GP part (x+1) WR_REL */
2638dda5b0eSDiego Santa Cruz 
2641de97f98SAndy Fleming #define R1_ILLEGAL_COMMAND		(1 << 22)
2651de97f98SAndy Fleming #define R1_APP_CMD			(1 << 5)
2661de97f98SAndy Fleming 
267272cc70bSAndy Fleming #define MMC_RSP_PRESENT (1 << 0)
268272cc70bSAndy Fleming #define MMC_RSP_136	(1 << 1)		/* 136 bit response */
269272cc70bSAndy Fleming #define MMC_RSP_CRC	(1 << 2)		/* expect valid crc */
270272cc70bSAndy Fleming #define MMC_RSP_BUSY	(1 << 3)		/* card may send busy */
271272cc70bSAndy Fleming #define MMC_RSP_OPCODE	(1 << 4)		/* response contains opcode */
272272cc70bSAndy Fleming 
273272cc70bSAndy Fleming #define MMC_RSP_NONE	(0)
274272cc70bSAndy Fleming #define MMC_RSP_R1	(MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE)
275272cc70bSAndy Fleming #define MMC_RSP_R1b	(MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE| \
276272cc70bSAndy Fleming 			MMC_RSP_BUSY)
277272cc70bSAndy Fleming #define MMC_RSP_R2	(MMC_RSP_PRESENT|MMC_RSP_136|MMC_RSP_CRC)
278272cc70bSAndy Fleming #define MMC_RSP_R3	(MMC_RSP_PRESENT)
279272cc70bSAndy Fleming #define MMC_RSP_R4	(MMC_RSP_PRESENT)
280272cc70bSAndy Fleming #define MMC_RSP_R5	(MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE)
281272cc70bSAndy Fleming #define MMC_RSP_R6	(MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE)
282272cc70bSAndy Fleming #define MMC_RSP_R7	(MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE)
283272cc70bSAndy Fleming 
284bc897b1dSLei Wen #define MMCPART_NOAVAILABLE	(0xff)
285bc897b1dSLei Wen #define PART_ACCESS_MASK	(0x7)
286bc897b1dSLei Wen #define PART_SUPPORT		(0x1)
287c3dbb4f9SDiego Santa Cruz #define ENHNCD_SUPPORT		(0x2)
2881937e5aaSOliver Metz #define PART_ENH_ATTRIB		(0x1f)
28971f95118Swdenk 
2908bfa195eSSimon Glass /* Maximum block size for MMC */
2918bfa195eSSimon Glass #define MMC_MAX_BLOCK_LEN	512
2928bfa195eSSimon Glass 
2933690d6d6SAmar /* The number of MMC physical partitions.  These consist of:
2943690d6d6SAmar  * boot partitions (2), general purpose partitions (4) in MMC v4.4.
2953690d6d6SAmar  */
2963690d6d6SAmar #define MMC_NUM_BOOT_PARTITION	2
29791fdabc6SPierre Aubert #define MMC_PART_RPMB           3       /* RPMB partition number */
2983690d6d6SAmar 
299e7ecf7cbSSimon Glass /* Driver model support */
300e7ecf7cbSSimon Glass 
301e7ecf7cbSSimon Glass /**
302e7ecf7cbSSimon Glass  * struct mmc_uclass_priv - Holds information about a device used by the uclass
303e7ecf7cbSSimon Glass  */
304e7ecf7cbSSimon Glass struct mmc_uclass_priv {
305e7ecf7cbSSimon Glass 	struct mmc *mmc;
306e7ecf7cbSSimon Glass };
307e7ecf7cbSSimon Glass 
308e7ecf7cbSSimon Glass /**
309e7ecf7cbSSimon Glass  * mmc_get_mmc_dev() - get the MMC struct pointer for a device
310e7ecf7cbSSimon Glass  *
311e7ecf7cbSSimon Glass  * Provided that the device is already probed and ready for use, this value
312e7ecf7cbSSimon Glass  * will be available.
313e7ecf7cbSSimon Glass  *
314e7ecf7cbSSimon Glass  * @dev:	Device
315e7ecf7cbSSimon Glass  * @return associated mmc struct pointer if available, else NULL
316e7ecf7cbSSimon Glass  */
317e7ecf7cbSSimon Glass struct mmc *mmc_get_mmc_dev(struct udevice *dev);
318e7ecf7cbSSimon Glass 
319e7ecf7cbSSimon Glass /* End of driver model support */
320e7ecf7cbSSimon Glass 
3211de97f98SAndy Fleming struct mmc_cid {
3221de97f98SAndy Fleming 	unsigned long psn;
3231de97f98SAndy Fleming 	unsigned short oid;
3241de97f98SAndy Fleming 	unsigned char mid;
3251de97f98SAndy Fleming 	unsigned char prv;
3261de97f98SAndy Fleming 	unsigned char mdt;
3271de97f98SAndy Fleming 	char pnm[7];
3281de97f98SAndy Fleming };
3291de97f98SAndy Fleming 
330272cc70bSAndy Fleming struct mmc_cmd {
331272cc70bSAndy Fleming 	ushort cmdidx;
332272cc70bSAndy Fleming 	uint resp_type;
333272cc70bSAndy Fleming 	uint cmdarg;
3340b453ffeSRabin Vincent 	uint response[4];
335272cc70bSAndy Fleming };
336272cc70bSAndy Fleming 
337272cc70bSAndy Fleming struct mmc_data {
338272cc70bSAndy Fleming 	union {
339272cc70bSAndy Fleming 		char *dest;
340272cc70bSAndy Fleming 		const char *src; /* src buffers don't get written to */
341272cc70bSAndy Fleming 	};
342272cc70bSAndy Fleming 	uint flags;
343272cc70bSAndy Fleming 	uint blocks;
344272cc70bSAndy Fleming 	uint blocksize;
345272cc70bSAndy Fleming };
346272cc70bSAndy Fleming 
347ab769f22SPantelis Antoniou /* forward decl. */
348ab769f22SPantelis Antoniou struct mmc;
349ab769f22SPantelis Antoniou 
350e7881d85SSimon Glass #if CONFIG_IS_ENABLED(DM_MMC)
3518ca51e51SSimon Glass struct dm_mmc_ops {
3528ca51e51SSimon Glass 	/**
3538ca51e51SSimon Glass 	 * send_cmd() - Send a command to the MMC device
3548ca51e51SSimon Glass 	 *
3558ca51e51SSimon Glass 	 * @dev:	Device to receive the command
3568ca51e51SSimon Glass 	 * @cmd:	Command to send
3578ca51e51SSimon Glass 	 * @data:	Additional data to send/receive
3588ca51e51SSimon Glass 	 * @return 0 if OK, -ve on error
3598ca51e51SSimon Glass 	 */
3608ca51e51SSimon Glass 	int (*send_cmd)(struct udevice *dev, struct mmc_cmd *cmd,
3618ca51e51SSimon Glass 			struct mmc_data *data);
3628ca51e51SSimon Glass 
3638ca51e51SSimon Glass 	/**
364*ad77484aSZiyuan Xu 	 * card_busy() - Query the card device status
365*ad77484aSZiyuan Xu 	 *
366*ad77484aSZiyuan Xu 	 * @dev:	Device to update
367*ad77484aSZiyuan Xu 	 * @return true if card device is busy
368*ad77484aSZiyuan Xu 	 */
369*ad77484aSZiyuan Xu 	bool (*card_busy)(struct udevice *dev);
370*ad77484aSZiyuan Xu 
371*ad77484aSZiyuan Xu 	/**
3728ca51e51SSimon Glass 	 * set_ios() - Set the I/O speed/width for an MMC device
3738ca51e51SSimon Glass 	 *
3748ca51e51SSimon Glass 	 * @dev:	Device to update
3758ca51e51SSimon Glass 	 * @return 0 if OK, -ve on error
3768ca51e51SSimon Glass 	 */
3778ca51e51SSimon Glass 	int (*set_ios)(struct udevice *dev);
3788ca51e51SSimon Glass 
3798ca51e51SSimon Glass 	/**
3808ca51e51SSimon Glass 	 * get_cd() - See whether a card is present
3818ca51e51SSimon Glass 	 *
3828ca51e51SSimon Glass 	 * @dev:	Device to check
3838ca51e51SSimon Glass 	 * @return 0 if not present, 1 if present, -ve on error
3848ca51e51SSimon Glass 	 */
3858ca51e51SSimon Glass 	int (*get_cd)(struct udevice *dev);
3868ca51e51SSimon Glass 
3878ca51e51SSimon Glass 	/**
3888ca51e51SSimon Glass 	 * get_wp() - See whether a card has write-protect enabled
3898ca51e51SSimon Glass 	 *
3908ca51e51SSimon Glass 	 * @dev:	Device to check
3918ca51e51SSimon Glass 	 * @return 0 if write-enabled, 1 if write-protected, -ve on error
3928ca51e51SSimon Glass 	 */
3938ca51e51SSimon Glass 	int (*get_wp)(struct udevice *dev);
3948ca51e51SSimon Glass };
3958ca51e51SSimon Glass 
3968ca51e51SSimon Glass #define mmc_get_ops(dev)        ((struct dm_mmc_ops *)(dev)->driver->ops)
3978ca51e51SSimon Glass 
3988ca51e51SSimon Glass int dm_mmc_send_cmd(struct udevice *dev, struct mmc_cmd *cmd,
3998ca51e51SSimon Glass 		    struct mmc_data *data);
4008ca51e51SSimon Glass int dm_mmc_set_ios(struct udevice *dev);
4018ca51e51SSimon Glass int dm_mmc_get_cd(struct udevice *dev);
4028ca51e51SSimon Glass int dm_mmc_get_wp(struct udevice *dev);
4038ca51e51SSimon Glass 
4048ca51e51SSimon Glass /* Transition functions for compatibility */
405*ad77484aSZiyuan Xu bool mmc_card_busy(struct mmc *mmc);
406*ad77484aSZiyuan Xu bool mmc_can_card_busy(struct mmc *mmc);
4078ca51e51SSimon Glass int mmc_set_ios(struct mmc *mmc);
4088ca51e51SSimon Glass int mmc_getcd(struct mmc *mmc);
4098ca51e51SSimon Glass int mmc_getwp(struct mmc *mmc);
4108ca51e51SSimon Glass 
4118ca51e51SSimon Glass #else
412ab769f22SPantelis Antoniou struct mmc_ops {
413*ad77484aSZiyuan Xu 	bool (*card_busy)(struct mmc *mmc);
414ab769f22SPantelis Antoniou 	int (*send_cmd)(struct mmc *mmc,
415ab769f22SPantelis Antoniou 			struct mmc_cmd *cmd, struct mmc_data *data);
41607b0b9c0SJaehoon Chung 	int (*set_ios)(struct mmc *mmc);
417ab769f22SPantelis Antoniou 	int (*init)(struct mmc *mmc);
418ab769f22SPantelis Antoniou 	int (*getcd)(struct mmc *mmc);
419ab769f22SPantelis Antoniou 	int (*getwp)(struct mmc *mmc);
420ab769f22SPantelis Antoniou };
4218ca51e51SSimon Glass #endif
422ab769f22SPantelis Antoniou 
42393bfd616SPantelis Antoniou struct mmc_config {
42493bfd616SPantelis Antoniou 	const char *name;
425e7881d85SSimon Glass #if !CONFIG_IS_ENABLED(DM_MMC)
42693bfd616SPantelis Antoniou 	const struct mmc_ops *ops;
4278ca51e51SSimon Glass #endif
42893bfd616SPantelis Antoniou 	uint host_caps;
429272cc70bSAndy Fleming 	uint voltages;
430272cc70bSAndy Fleming 	uint f_min;
431272cc70bSAndy Fleming 	uint f_max;
43293bfd616SPantelis Antoniou 	uint b_max;
43393bfd616SPantelis Antoniou 	unsigned char part_type;
43493bfd616SPantelis Antoniou };
43593bfd616SPantelis Antoniou 
4363697e599SPeng Fan struct sd_ssr {
4373697e599SPeng Fan 	unsigned int au;		/* In sectors */
4383697e599SPeng Fan 	unsigned int erase_timeout;	/* In milliseconds */
4393697e599SPeng Fan 	unsigned int erase_offset;	/* In milliseconds */
4403697e599SPeng Fan };
4413697e599SPeng Fan 
4428ca51e51SSimon Glass /*
4438ca51e51SSimon Glass  * With CONFIG_DM_MMC enabled, struct mmc can be accessed from the MMC device
4448ca51e51SSimon Glass  * with mmc_get_mmc_dev().
4458ca51e51SSimon Glass  *
4468ca51e51SSimon Glass  * TODO struct mmc should be in mmc_private but it's hard to fix right now
4478ca51e51SSimon Glass  */
44893bfd616SPantelis Antoniou struct mmc {
449c4d660d4SSimon Glass #if !CONFIG_IS_ENABLED(BLK)
45093bfd616SPantelis Antoniou 	struct list_head link;
45133fb211dSSimon Glass #endif
45293bfd616SPantelis Antoniou 	const struct mmc_config *cfg;	/* provided configuration */
45393bfd616SPantelis Antoniou 	uint version;
45493bfd616SPantelis Antoniou 	void *priv;
45593bfd616SPantelis Antoniou 	uint has_init;
456272cc70bSAndy Fleming 	int high_capacity;
457272cc70bSAndy Fleming 	uint bus_width;
45881db2d36SZiyuan Xu 	uint timing;
45981db2d36SZiyuan Xu 
46081db2d36SZiyuan Xu #define MMC_TIMING_LEGACY	0
46181db2d36SZiyuan Xu #define MMC_TIMING_MMC_HS	1
46281db2d36SZiyuan Xu #define MMC_TIMING_SD_HS	2
46381db2d36SZiyuan Xu #define MMC_TIMING_UHS_SDR12	3
46481db2d36SZiyuan Xu #define MMC_TIMING_UHS_SDR25	4
46581db2d36SZiyuan Xu #define MMC_TIMING_UHS_SDR50	5
46681db2d36SZiyuan Xu #define MMC_TIMING_UHS_SDR104	6
46781db2d36SZiyuan Xu #define MMC_TIMING_UHS_DDR50	7
46881db2d36SZiyuan Xu #define MMC_TIMING_MMC_DDR52	8
46981db2d36SZiyuan Xu #define MMC_TIMING_MMC_HS200	9
47081db2d36SZiyuan Xu #define MMC_TIMING_MMC_HS400	10
47181db2d36SZiyuan Xu #define MMC_TIMING_MMC_HS400ES	11
47281db2d36SZiyuan Xu 
473272cc70bSAndy Fleming 	uint clock;
474272cc70bSAndy Fleming 	uint card_caps;
475272cc70bSAndy Fleming 	uint ocr;
476ab71188cSMarkus Niebel 	uint dsr;
477ab71188cSMarkus Niebel 	uint dsr_imp;
478272cc70bSAndy Fleming 	uint scr[2];
479272cc70bSAndy Fleming 	uint csd[4];
4800b453ffeSRabin Vincent 	uint cid[4];
481272cc70bSAndy Fleming 	ushort rca;
482c3dbb4f9SDiego Santa Cruz 	u8 part_support;
483c3dbb4f9SDiego Santa Cruz 	u8 part_attr;
4849e41a00bSDiego Santa Cruz 	u8 wr_rel_set;
4857ca0d3ddSTom Rini 	u8 part_config;
486272cc70bSAndy Fleming 	uint tran_speed;
487272cc70bSAndy Fleming 	uint read_bl_len;
488272cc70bSAndy Fleming 	uint write_bl_len;
489a4ff9f83SDiego Santa Cruz 	uint erase_grp_size;	/* in 512-byte sectors */
490037dc0abSDiego Santa Cruz 	uint hc_wp_grp_size;	/* in 512-byte sectors */
4913697e599SPeng Fan 	struct sd_ssr	ssr;	/* SD status register */
492272cc70bSAndy Fleming 	u64 capacity;
493f866a46dSStephen Warren 	u64 capacity_user;
494f866a46dSStephen Warren 	u64 capacity_boot;
495f866a46dSStephen Warren 	u64 capacity_rpmb;
496f866a46dSStephen Warren 	u64 capacity_gp[4];
497a7f852b6SDiego Santa Cruz 	u64 enh_user_start;
498a7f852b6SDiego Santa Cruz 	u64 enh_user_size;
499c4d660d4SSimon Glass #if !CONFIG_IS_ENABLED(BLK)
5004101f687SSimon Glass 	struct blk_desc block_dev;
50133fb211dSSimon Glass #endif
502e9550449SChe-Liang Chiou 	char op_cond_pending;	/* 1 if we are waiting on an op_cond command */
503e9550449SChe-Liang Chiou 	char init_in_progress;	/* 1 if we have done mmc_start_init() */
504e9550449SChe-Liang Chiou 	char preinit;		/* start init as early as possible */
505786e8f81SAndrew Gabbasov 	int ddr_mode;
506c4d660d4SSimon Glass #if CONFIG_IS_ENABLED(DM_MMC)
507cffe5d86SSimon Glass 	struct udevice *dev;	/* Device for this MMC controller */
508cffe5d86SSimon Glass #endif
509272cc70bSAndy Fleming };
510272cc70bSAndy Fleming 
511ac9da0e0SDiego Santa Cruz struct mmc_hwpart_conf {
512ac9da0e0SDiego Santa Cruz 	struct {
513ac9da0e0SDiego Santa Cruz 		uint enh_start;	/* in 512-byte sectors */
514ac9da0e0SDiego Santa Cruz 		uint enh_size;	/* in 512-byte sectors, if 0 no enh area */
5158dda5b0eSDiego Santa Cruz 		unsigned wr_rel_change : 1;
5168dda5b0eSDiego Santa Cruz 		unsigned wr_rel_set : 1;
517ac9da0e0SDiego Santa Cruz 	} user;
518ac9da0e0SDiego Santa Cruz 	struct {
519ac9da0e0SDiego Santa Cruz 		uint size;	/* in 512-byte sectors */
5208dda5b0eSDiego Santa Cruz 		unsigned enhanced : 1;
5218dda5b0eSDiego Santa Cruz 		unsigned wr_rel_change : 1;
5228dda5b0eSDiego Santa Cruz 		unsigned wr_rel_set : 1;
523ac9da0e0SDiego Santa Cruz 	} gp_part[4];
524ac9da0e0SDiego Santa Cruz };
525ac9da0e0SDiego Santa Cruz 
526ac9da0e0SDiego Santa Cruz enum mmc_hwpart_conf_mode {
527ac9da0e0SDiego Santa Cruz 	MMC_HWPART_CONF_CHECK,
528ac9da0e0SDiego Santa Cruz 	MMC_HWPART_CONF_SET,
529ac9da0e0SDiego Santa Cruz 	MMC_HWPART_CONF_COMPLETE,
530ac9da0e0SDiego Santa Cruz };
531ac9da0e0SDiego Santa Cruz 
53281db2d36SZiyuan Xu static inline bool mmc_card_hs(struct mmc *mmc)
53381db2d36SZiyuan Xu {
53481db2d36SZiyuan Xu 	return (mmc->timing == MMC_TIMING_MMC_HS) ||
53581db2d36SZiyuan Xu 		(mmc->timing == MMC_TIMING_SD_HS);
53681db2d36SZiyuan Xu }
53781db2d36SZiyuan Xu 
53881db2d36SZiyuan Xu static inline bool mmc_card_ddr(struct mmc *mmc)
53981db2d36SZiyuan Xu {
54081db2d36SZiyuan Xu 	return (mmc->timing == MMC_TIMING_UHS_DDR50) ||
54181db2d36SZiyuan Xu 		(mmc->timing == MMC_TIMING_MMC_DDR52) ||
54281db2d36SZiyuan Xu 		(mmc->timing == MMC_TIMING_MMC_HS400) ||
54381db2d36SZiyuan Xu 		(mmc->timing == MMC_TIMING_MMC_HS400ES);
54481db2d36SZiyuan Xu }
54581db2d36SZiyuan Xu 
54681db2d36SZiyuan Xu static inline bool mmc_card_hs200(struct mmc *mmc)
54781db2d36SZiyuan Xu {
54881db2d36SZiyuan Xu 	return mmc->timing == MMC_TIMING_MMC_HS200;
54981db2d36SZiyuan Xu }
55081db2d36SZiyuan Xu 
55181db2d36SZiyuan Xu static inline bool mmc_card_ddr52(struct mmc *mmc)
55281db2d36SZiyuan Xu {
55381db2d36SZiyuan Xu 	return mmc->timing == MMC_TIMING_MMC_DDR52;
55481db2d36SZiyuan Xu }
55581db2d36SZiyuan Xu 
55681db2d36SZiyuan Xu static inline bool mmc_card_hs400(struct mmc *mmc)
55781db2d36SZiyuan Xu {
55881db2d36SZiyuan Xu 	return mmc->timing == MMC_TIMING_MMC_HS400;
55981db2d36SZiyuan Xu }
56081db2d36SZiyuan Xu 
56181db2d36SZiyuan Xu static inline bool mmc_card_hs400es(struct mmc *mmc)
56281db2d36SZiyuan Xu {
56381db2d36SZiyuan Xu 	return mmc->timing == MMC_TIMING_MMC_HS400ES;
56481db2d36SZiyuan Xu }
56581db2d36SZiyuan Xu 
56693bfd616SPantelis Antoniou struct mmc *mmc_create(const struct mmc_config *cfg, void *priv);
567ad27dd5eSSimon Glass 
568ad27dd5eSSimon Glass /**
569ad27dd5eSSimon Glass  * mmc_bind() - Set up a new MMC device ready for probing
570ad27dd5eSSimon Glass  *
571ad27dd5eSSimon Glass  * A child block device is bound with the IF_TYPE_MMC interface type. This
572ad27dd5eSSimon Glass  * allows the device to be used with CONFIG_BLK
573ad27dd5eSSimon Glass  *
574ad27dd5eSSimon Glass  * @dev:	MMC device to set up
575ad27dd5eSSimon Glass  * @mmc:	MMC struct
576ad27dd5eSSimon Glass  * @cfg:	MMC configuration
577ad27dd5eSSimon Glass  * @return 0 if OK, -ve on error
578ad27dd5eSSimon Glass  */
579ad27dd5eSSimon Glass int mmc_bind(struct udevice *dev, struct mmc *mmc,
580ad27dd5eSSimon Glass 	     const struct mmc_config *cfg);
58193bfd616SPantelis Antoniou void mmc_destroy(struct mmc *mmc);
582ad27dd5eSSimon Glass 
583ad27dd5eSSimon Glass /**
584ad27dd5eSSimon Glass  * mmc_unbind() - Unbind a MMC device's child block device
585ad27dd5eSSimon Glass  *
586ad27dd5eSSimon Glass  * @dev:	MMC device
587ad27dd5eSSimon Glass  * @return 0 if OK, -ve on error
588ad27dd5eSSimon Glass  */
589ad27dd5eSSimon Glass int mmc_unbind(struct udevice *dev);
590272cc70bSAndy Fleming int mmc_initialize(bd_t *bis);
591272cc70bSAndy Fleming int mmc_init(struct mmc *mmc);
592272cc70bSAndy Fleming int mmc_read(struct mmc *mmc, u64 src, uchar *dst, int size);
5934a6ee172SJerry Huang void mmc_set_clock(struct mmc *mmc, uint clock);
594272cc70bSAndy Fleming struct mmc *find_mmc_device(int dev_num);
59589716964SSteve Sakoman int mmc_set_dev(int dev_num);
596272cc70bSAndy Fleming void print_mmc_devices(char separator);
59746683f3dSKever Yang 
59846683f3dSKever Yang /**
59946683f3dSKever Yang  * get_mmc_num() - get the total MMC device number
60046683f3dSKever Yang  *
60146683f3dSKever Yang  * @return 0 if there is no MMC device, else the number of devices
60246683f3dSKever Yang  */
603ea6ebe21SLei Wen int get_mmc_num(void);
604b5b838f1SMarek Vasut int mmc_switch_part(struct mmc *mmc, unsigned int part_num);
605ac9da0e0SDiego Santa Cruz int mmc_hwpart_config(struct mmc *mmc, const struct mmc_hwpart_conf *conf,
606ac9da0e0SDiego Santa Cruz 		      enum mmc_hwpart_conf_mode mode);
6078ca51e51SSimon Glass 
608e7881d85SSimon Glass #if !CONFIG_IS_ENABLED(DM_MMC)
60948972d90SThierry Reding int mmc_getcd(struct mmc *mmc);
610750121c3SJeroen Hofstee int board_mmc_getcd(struct mmc *mmc);
611d23d8d7eSNikita Kiryanov int mmc_getwp(struct mmc *mmc);
612750121c3SJeroen Hofstee int board_mmc_getwp(struct mmc *mmc);
6138ca51e51SSimon Glass #endif
6148ca51e51SSimon Glass 
615ab71188cSMarkus Niebel int mmc_set_dsr(struct mmc *mmc, u16 val);
6163690d6d6SAmar /* Function to change the size of boot partition and rpmb partitions */
6173690d6d6SAmar int mmc_boot_partition_size_change(struct mmc *mmc, unsigned long bootsize,
6183690d6d6SAmar 					unsigned long rpmbsize);
619792970b0STom Rini /* Function to modify the PARTITION_CONFIG field of EXT_CSD */
620792970b0STom Rini int mmc_set_part_conf(struct mmc *mmc, u8 ack, u8 part_num, u8 access);
6215a99b9deSTom Rini /* Function to modify the BOOT_BUS_WIDTH field of EXT_CSD */
6225a99b9deSTom Rini int mmc_set_boot_bus_width(struct mmc *mmc, u8 width, u8 reset, u8 mode);
62333ace362STom Rini /* Function to modify the RST_n_FUNCTION field of EXT_CSD */
62433ace362STom Rini int mmc_set_rst_n_function(struct mmc *mmc, u8 enable);
62591fdabc6SPierre Aubert /* Functions to read / write the RPMB partition */
62691fdabc6SPierre Aubert int mmc_rpmb_set_key(struct mmc *mmc, void *key);
62791fdabc6SPierre Aubert int mmc_rpmb_get_counter(struct mmc *mmc, unsigned long *counter);
62891fdabc6SPierre Aubert int mmc_rpmb_read(struct mmc *mmc, void *addr, unsigned short blk,
62991fdabc6SPierre Aubert 		  unsigned short cnt, unsigned char *key);
63091fdabc6SPierre Aubert int mmc_rpmb_write(struct mmc *mmc, void *addr, unsigned short blk,
63191fdabc6SPierre Aubert 		   unsigned short cnt, unsigned char *key);
632cd3d4880STomas Melin #ifdef CONFIG_CMD_BKOPS_ENABLE
633cd3d4880STomas Melin int mmc_set_bkops_enable(struct mmc *mmc);
634cd3d4880STomas Melin #endif
635cd3d4880STomas Melin 
636e9550449SChe-Liang Chiou /**
637e9550449SChe-Liang Chiou  * Start device initialization and return immediately; it does not block on
638e9550449SChe-Liang Chiou  * polling OCR (operation condition register) status.  Then you should call
639e9550449SChe-Liang Chiou  * mmc_init, which would block on polling OCR status and complete the device
640e9550449SChe-Liang Chiou  * initializatin.
641e9550449SChe-Liang Chiou  *
642e9550449SChe-Liang Chiou  * @param mmc	Pointer to a MMC device struct
643e9550449SChe-Liang Chiou  * @return 0 on success, IN_PROGRESS on waiting for OCR status, <0 on error.
644e9550449SChe-Liang Chiou  */
645e9550449SChe-Liang Chiou int mmc_start_init(struct mmc *mmc);
646e9550449SChe-Liang Chiou 
647e9550449SChe-Liang Chiou /**
648e9550449SChe-Liang Chiou  * Set preinit flag of mmc device.
649e9550449SChe-Liang Chiou  *
650e9550449SChe-Liang Chiou  * This will cause the device to be pre-inited during mmc_initialize(),
651e9550449SChe-Liang Chiou  * which may save boot time if the device is not accessed until later.
652e9550449SChe-Liang Chiou  * Some eMMC devices take 200-300ms to init, but unfortunately they
653e9550449SChe-Liang Chiou  * must be sent a series of commands to even get them to start preparing
654e9550449SChe-Liang Chiou  * for operation.
655e9550449SChe-Liang Chiou  *
656e9550449SChe-Liang Chiou  * @param mmc		Pointer to a MMC device struct
657e9550449SChe-Liang Chiou  * @param preinit	preinit flag value
658e9550449SChe-Liang Chiou  */
659e9550449SChe-Liang Chiou void mmc_set_preinit(struct mmc *mmc, int preinit);
660e9550449SChe-Liang Chiou 
6618687d5c8SPaul Burton #ifdef CONFIG_MMC_SPI
6620b2da7e2STom Rini #define mmc_host_is_spi(mmc)	((mmc)->cfg->host_caps & MMC_MODE_SPI)
6638687d5c8SPaul Burton #else
6648687d5c8SPaul Burton #define mmc_host_is_spi(mmc)	0
6658687d5c8SPaul Burton #endif
666d52ebf10SThomas Chou struct mmc *mmc_spi_init(uint bus, uint cs, uint speed, uint mode);
6671592ef85SReinhard Meyer 
66895de9ab2SPaul Kocialkowski void board_mmc_power_init(void);
6693c7ca967SFabio Estevam int board_mmc_init(bd_t *bis);
670750121c3SJeroen Hofstee int cpu_mmc_init(bd_t *bis);
671aeb80555SJeroen Hofstee int mmc_get_env_addr(struct mmc *mmc, int copy, u32 *env_addr);
672aa844fe1SClemens Gruber int mmc_get_env_dev(void);
6733c7ca967SFabio Estevam 
67493bfd616SPantelis Antoniou /* Set block count limit because of 16 bit register limit on some hardware*/
67593bfd616SPantelis Antoniou #ifndef CONFIG_SYS_MMC_MAX_BLK_COUNT
67693bfd616SPantelis Antoniou #define CONFIG_SYS_MMC_MAX_BLK_COUNT 65535
67793bfd616SPantelis Antoniou #endif
67893bfd616SPantelis Antoniou 
679cb5ec33dSSimon Glass /**
680cb5ec33dSSimon Glass  * mmc_get_blk_desc() - Get the block descriptor for an MMC device
681cb5ec33dSSimon Glass  *
682cb5ec33dSSimon Glass  * @mmc:	MMC device
683cb5ec33dSSimon Glass  * @return block device if found, else NULL
684cb5ec33dSSimon Glass  */
685cb5ec33dSSimon Glass struct blk_desc *mmc_get_blk_desc(struct mmc *mmc);
686cb5ec33dSSimon Glass 
68771f95118Swdenk #endif /* _MMC_H_ */
688