171f95118Swdenk /* 24a6ee172SJerry Huang * Copyright 2008,2010 Freescale Semiconductor, Inc 3272cc70bSAndy Fleming * Andy Fleming 4272cc70bSAndy Fleming * 5272cc70bSAndy Fleming * Based (loosely) on the Linux code 671f95118Swdenk * 71a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 871f95118Swdenk */ 971f95118Swdenk 1071f95118Swdenk #ifndef _MMC_H_ 1171f95118Swdenk #define _MMC_H_ 1271f95118Swdenk 13272cc70bSAndy Fleming #include <linux/list.h> 140d986e61SLad, Prabhakar #include <linux/compiler.h> 1507a2d42cSMateusz Zalega #include <part.h> 16272cc70bSAndy Fleming 17272cc70bSAndy Fleming #define SD_VERSION_SD 0x20000 181741c64dSJaehoon Chung #define SD_VERSION_3 (SD_VERSION_SD | 0x300) 1964f4a619SJaehoon Chung #define SD_VERSION_2 (SD_VERSION_SD | 0x200) 2064f4a619SJaehoon Chung #define SD_VERSION_1_0 (SD_VERSION_SD | 0x100) 2164f4a619SJaehoon Chung #define SD_VERSION_1_10 (SD_VERSION_SD | 0x10a) 22272cc70bSAndy Fleming #define MMC_VERSION_MMC 0x10000 23272cc70bSAndy Fleming #define MMC_VERSION_UNKNOWN (MMC_VERSION_MMC) 2464f4a619SJaehoon Chung #define MMC_VERSION_1_2 (MMC_VERSION_MMC | 0x102) 2564f4a619SJaehoon Chung #define MMC_VERSION_1_4 (MMC_VERSION_MMC | 0x104) 2664f4a619SJaehoon Chung #define MMC_VERSION_2_2 (MMC_VERSION_MMC | 0x202) 2764f4a619SJaehoon Chung #define MMC_VERSION_3 (MMC_VERSION_MMC | 0x300) 2864f4a619SJaehoon Chung #define MMC_VERSION_4 (MMC_VERSION_MMC | 0x400) 2964f4a619SJaehoon Chung #define MMC_VERSION_4_1 (MMC_VERSION_MMC | 0x401) 3064f4a619SJaehoon Chung #define MMC_VERSION_4_2 (MMC_VERSION_MMC | 0x402) 3164f4a619SJaehoon Chung #define MMC_VERSION_4_3 (MMC_VERSION_MMC | 0x403) 3264f4a619SJaehoon Chung #define MMC_VERSION_4_41 (MMC_VERSION_MMC | 0x429) 3364f4a619SJaehoon Chung #define MMC_VERSION_4_5 (MMC_VERSION_MMC | 0x405) 34272cc70bSAndy Fleming 35272cc70bSAndy Fleming #define MMC_MODE_HS 0x001 36272cc70bSAndy Fleming #define MMC_MODE_HS_52MHz 0x010 37272cc70bSAndy Fleming #define MMC_MODE_4BIT 0x100 38272cc70bSAndy Fleming #define MMC_MODE_8BIT 0x200 39d52ebf10SThomas Chou #define MMC_MODE_SPI 0x400 40b1f1e821SŁukasz Majewski #define MMC_MODE_HC 0x800 41272cc70bSAndy Fleming 4262722036SŁukasz Majewski #define MMC_MODE_MASK_WIDTH_BITS (MMC_MODE_4BIT | MMC_MODE_8BIT) 4362722036SŁukasz Majewski #define MMC_MODE_WIDTH_BITS_SHIFT 8 4462722036SŁukasz Majewski 45272cc70bSAndy Fleming #define SD_DATA_4BIT 0x00040000 46272cc70bSAndy Fleming 4779b91de9SAlbin Tonnerre #define IS_SD(x) (x->version & SD_VERSION_SD) 48272cc70bSAndy Fleming 49272cc70bSAndy Fleming #define MMC_DATA_READ 1 50272cc70bSAndy Fleming #define MMC_DATA_WRITE 2 51272cc70bSAndy Fleming 52272cc70bSAndy Fleming #define NO_CARD_ERR -16 /* No SD/MMC card inserted */ 53272cc70bSAndy Fleming #define UNUSABLE_ERR -17 /* Unusable Card */ 54272cc70bSAndy Fleming #define COMM_ERR -18 /* Communications Error */ 55272cc70bSAndy Fleming #define TIMEOUT -19 56e9550449SChe-Liang Chiou #define IN_PROGRESS -20 /* operation is in progress */ 576b2221b0SAndrew Gabbasov #define SWITCH_ERR -21 /* Card reports failure to switch mode */ 58272cc70bSAndy Fleming 59341188b9SHaavard Skinnemoen #define MMC_CMD_GO_IDLE_STATE 0 60341188b9SHaavard Skinnemoen #define MMC_CMD_SEND_OP_COND 1 61341188b9SHaavard Skinnemoen #define MMC_CMD_ALL_SEND_CID 2 62341188b9SHaavard Skinnemoen #define MMC_CMD_SET_RELATIVE_ADDR 3 63341188b9SHaavard Skinnemoen #define MMC_CMD_SET_DSR 4 64272cc70bSAndy Fleming #define MMC_CMD_SWITCH 6 65341188b9SHaavard Skinnemoen #define MMC_CMD_SELECT_CARD 7 66272cc70bSAndy Fleming #define MMC_CMD_SEND_EXT_CSD 8 67341188b9SHaavard Skinnemoen #define MMC_CMD_SEND_CSD 9 68341188b9SHaavard Skinnemoen #define MMC_CMD_SEND_CID 10 69272cc70bSAndy Fleming #define MMC_CMD_STOP_TRANSMISSION 12 70341188b9SHaavard Skinnemoen #define MMC_CMD_SEND_STATUS 13 71341188b9SHaavard Skinnemoen #define MMC_CMD_SET_BLOCKLEN 16 72341188b9SHaavard Skinnemoen #define MMC_CMD_READ_SINGLE_BLOCK 17 73341188b9SHaavard Skinnemoen #define MMC_CMD_READ_MULTIPLE_BLOCK 18 74*91fdabc6SPierre Aubert #define MMC_CMD_SET_BLOCK_COUNT 23 75272cc70bSAndy Fleming #define MMC_CMD_WRITE_SINGLE_BLOCK 24 76272cc70bSAndy Fleming #define MMC_CMD_WRITE_MULTIPLE_BLOCK 25 77e6f99a56SLei Wen #define MMC_CMD_ERASE_GROUP_START 35 78e6f99a56SLei Wen #define MMC_CMD_ERASE_GROUP_END 36 79e6f99a56SLei Wen #define MMC_CMD_ERASE 38 80341188b9SHaavard Skinnemoen #define MMC_CMD_APP_CMD 55 81d52ebf10SThomas Chou #define MMC_CMD_SPI_READ_OCR 58 82d52ebf10SThomas Chou #define MMC_CMD_SPI_CRC_ON_OFF 59 833690d6d6SAmar #define MMC_CMD_RES_MAN 62 843690d6d6SAmar 853690d6d6SAmar #define MMC_CMD62_ARG1 0xefac62ec 863690d6d6SAmar #define MMC_CMD62_ARG2 0xcbaea7 873690d6d6SAmar 88341188b9SHaavard Skinnemoen 89341188b9SHaavard Skinnemoen #define SD_CMD_SEND_RELATIVE_ADDR 3 90272cc70bSAndy Fleming #define SD_CMD_SWITCH_FUNC 6 91341188b9SHaavard Skinnemoen #define SD_CMD_SEND_IF_COND 8 92341188b9SHaavard Skinnemoen 93341188b9SHaavard Skinnemoen #define SD_CMD_APP_SET_BUS_WIDTH 6 94e6f99a56SLei Wen #define SD_CMD_ERASE_WR_BLK_START 32 95e6f99a56SLei Wen #define SD_CMD_ERASE_WR_BLK_END 33 96341188b9SHaavard Skinnemoen #define SD_CMD_APP_SEND_OP_COND 41 97272cc70bSAndy Fleming #define SD_CMD_APP_SEND_SCR 51 98272cc70bSAndy Fleming 99272cc70bSAndy Fleming /* SCR definitions in different words */ 100272cc70bSAndy Fleming #define SD_HIGHSPEED_BUSY 0x00020000 101272cc70bSAndy Fleming #define SD_HIGHSPEED_SUPPORTED 0x00020000 102272cc70bSAndy Fleming 103272cc70bSAndy Fleming #define MMC_HS_TIMING 0x00000100 104272cc70bSAndy Fleming #define MMC_HS_52MHZ 0x2 105272cc70bSAndy Fleming 1060b453ffeSRabin Vincent #define OCR_BUSY 0x80000000 107272cc70bSAndy Fleming #define OCR_HCS 0x40000000 10831cacbabSRaffaele Recalcati #define OCR_VOLTAGE_MASK 0x007FFF80 10931cacbabSRaffaele Recalcati #define OCR_ACCESS_MODE 0x60000000 110272cc70bSAndy Fleming 111e6f99a56SLei Wen #define SECURE_ERASE 0x80000000 112e6f99a56SLei Wen 1135d4fc8d9SRaffaele Recalcati #define MMC_STATUS_MASK (~0x0206BF7F) 1146b2221b0SAndrew Gabbasov #define MMC_STATUS_SWITCH_ERROR (1 << 7) 1155d4fc8d9SRaffaele Recalcati #define MMC_STATUS_RDY_FOR_DATA (1 << 8) 1165d4fc8d9SRaffaele Recalcati #define MMC_STATUS_CURR_STATE (0xf << 9) 117ed018b21SThomas Chou #define MMC_STATUS_ERROR (1 << 19) 1185d4fc8d9SRaffaele Recalcati 119d617c426SJan Kloetzke #define MMC_STATE_PRG (7 << 9) 120d617c426SJan Kloetzke 121272cc70bSAndy Fleming #define MMC_VDD_165_195 0x00000080 /* VDD voltage 1.65 - 1.95 */ 122272cc70bSAndy Fleming #define MMC_VDD_20_21 0x00000100 /* VDD voltage 2.0 ~ 2.1 */ 123272cc70bSAndy Fleming #define MMC_VDD_21_22 0x00000200 /* VDD voltage 2.1 ~ 2.2 */ 124272cc70bSAndy Fleming #define MMC_VDD_22_23 0x00000400 /* VDD voltage 2.2 ~ 2.3 */ 125272cc70bSAndy Fleming #define MMC_VDD_23_24 0x00000800 /* VDD voltage 2.3 ~ 2.4 */ 126272cc70bSAndy Fleming #define MMC_VDD_24_25 0x00001000 /* VDD voltage 2.4 ~ 2.5 */ 127272cc70bSAndy Fleming #define MMC_VDD_25_26 0x00002000 /* VDD voltage 2.5 ~ 2.6 */ 128272cc70bSAndy Fleming #define MMC_VDD_26_27 0x00004000 /* VDD voltage 2.6 ~ 2.7 */ 129272cc70bSAndy Fleming #define MMC_VDD_27_28 0x00008000 /* VDD voltage 2.7 ~ 2.8 */ 130272cc70bSAndy Fleming #define MMC_VDD_28_29 0x00010000 /* VDD voltage 2.8 ~ 2.9 */ 131272cc70bSAndy Fleming #define MMC_VDD_29_30 0x00020000 /* VDD voltage 2.9 ~ 3.0 */ 132272cc70bSAndy Fleming #define MMC_VDD_30_31 0x00040000 /* VDD voltage 3.0 ~ 3.1 */ 133272cc70bSAndy Fleming #define MMC_VDD_31_32 0x00080000 /* VDD voltage 3.1 ~ 3.2 */ 134272cc70bSAndy Fleming #define MMC_VDD_32_33 0x00100000 /* VDD voltage 3.2 ~ 3.3 */ 135272cc70bSAndy Fleming #define MMC_VDD_33_34 0x00200000 /* VDD voltage 3.3 ~ 3.4 */ 136272cc70bSAndy Fleming #define MMC_VDD_34_35 0x00400000 /* VDD voltage 3.4 ~ 3.5 */ 137272cc70bSAndy Fleming #define MMC_VDD_35_36 0x00800000 /* VDD voltage 3.5 ~ 3.6 */ 138272cc70bSAndy Fleming 139272cc70bSAndy Fleming #define MMC_SWITCH_MODE_CMD_SET 0x00 /* Change the command set */ 140272cc70bSAndy Fleming #define MMC_SWITCH_MODE_SET_BITS 0x01 /* Set bits in EXT_CSD byte 141272cc70bSAndy Fleming addressed by index which are 142272cc70bSAndy Fleming 1 in value field */ 143272cc70bSAndy Fleming #define MMC_SWITCH_MODE_CLEAR_BITS 0x02 /* Clear bits in EXT_CSD byte 144272cc70bSAndy Fleming addressed by index, which are 145272cc70bSAndy Fleming 1 in value field */ 146272cc70bSAndy Fleming #define MMC_SWITCH_MODE_WRITE_BYTE 0x03 /* Set target byte to value */ 147272cc70bSAndy Fleming 148272cc70bSAndy Fleming #define SD_SWITCH_CHECK 0 149272cc70bSAndy Fleming #define SD_SWITCH_SWITCH 1 150272cc70bSAndy Fleming 151272cc70bSAndy Fleming /* 152272cc70bSAndy Fleming * EXT_CSD fields 153272cc70bSAndy Fleming */ 154f866a46dSStephen Warren #define EXT_CSD_GP_SIZE_MULT 143 /* R/W */ 1551937e5aaSOliver Metz #define EXT_CSD_PARTITIONS_ATTRIBUTE 156 /* R/W */ 1560560db18SLei Wen #define EXT_CSD_PARTITIONING_SUPPORT 160 /* RO */ 15733ace362STom Rini #define EXT_CSD_RST_N_FUNCTION 162 /* R/W */ 158f866a46dSStephen Warren #define EXT_CSD_RPMB_MULT 168 /* RO */ 1590560db18SLei Wen #define EXT_CSD_ERASE_GROUP_DEF 175 /* R/W */ 1603690d6d6SAmar #define EXT_CSD_BOOT_BUS_WIDTH 177 161bc897b1dSLei Wen #define EXT_CSD_PART_CONF 179 /* R/W */ 162272cc70bSAndy Fleming #define EXT_CSD_BUS_WIDTH 183 /* R/W */ 163272cc70bSAndy Fleming #define EXT_CSD_HS_TIMING 185 /* R/W */ 164272cc70bSAndy Fleming #define EXT_CSD_REV 192 /* RO */ 1650560db18SLei Wen #define EXT_CSD_CARD_TYPE 196 /* RO */ 166272cc70bSAndy Fleming #define EXT_CSD_SEC_CNT 212 /* RO, 4 bytes */ 167f866a46dSStephen Warren #define EXT_CSD_HC_WP_GRP_SIZE 221 /* RO */ 1680560db18SLei Wen #define EXT_CSD_HC_ERASE_GRP_SIZE 224 /* RO */ 1698948ea83SStephen Warren #define EXT_CSD_BOOT_MULT 226 /* RO */ 170272cc70bSAndy Fleming 171272cc70bSAndy Fleming /* 172272cc70bSAndy Fleming * EXT_CSD field definitions 173272cc70bSAndy Fleming */ 174272cc70bSAndy Fleming 175272cc70bSAndy Fleming #define EXT_CSD_CMD_SET_NORMAL (1 << 0) 176272cc70bSAndy Fleming #define EXT_CSD_CMD_SET_SECURE (1 << 1) 177272cc70bSAndy Fleming #define EXT_CSD_CMD_SET_CPSECURE (1 << 2) 178272cc70bSAndy Fleming 179272cc70bSAndy Fleming #define EXT_CSD_CARD_TYPE_26 (1 << 0) /* Card can run at 26MHz */ 180272cc70bSAndy Fleming #define EXT_CSD_CARD_TYPE_52 (1 << 1) /* Card can run at 52MHz */ 181272cc70bSAndy Fleming 182272cc70bSAndy Fleming #define EXT_CSD_BUS_WIDTH_1 0 /* Card is in 1 bit mode */ 183272cc70bSAndy Fleming #define EXT_CSD_BUS_WIDTH_4 1 /* Card is in 4 bit mode */ 184272cc70bSAndy Fleming #define EXT_CSD_BUS_WIDTH_8 2 /* Card is in 8 bit mode */ 185341188b9SHaavard Skinnemoen 1863690d6d6SAmar #define EXT_CSD_BOOT_ACK_ENABLE (1 << 6) 1873690d6d6SAmar #define EXT_CSD_BOOT_PARTITION_ENABLE (1 << 3) 1883690d6d6SAmar #define EXT_CSD_PARTITION_ACCESS_ENABLE (1 << 0) 1893690d6d6SAmar #define EXT_CSD_PARTITION_ACCESS_DISABLE (0 << 0) 1903690d6d6SAmar 1913690d6d6SAmar #define EXT_CSD_BOOT_ACK(x) (x << 6) 1923690d6d6SAmar #define EXT_CSD_BOOT_PART_NUM(x) (x << 3) 1933690d6d6SAmar #define EXT_CSD_PARTITION_ACCESS(x) (x << 0) 1943690d6d6SAmar 1955a99b9deSTom Rini #define EXT_CSD_BOOT_BUS_WIDTH_MODE(x) (x << 3) 1965a99b9deSTom Rini #define EXT_CSD_BOOT_BUS_WIDTH_RESET(x) (x << 2) 1975a99b9deSTom Rini #define EXT_CSD_BOOT_BUS_WIDTH_WIDTH(x) (x) 1983690d6d6SAmar 1991de97f98SAndy Fleming #define R1_ILLEGAL_COMMAND (1 << 22) 2001de97f98SAndy Fleming #define R1_APP_CMD (1 << 5) 2011de97f98SAndy Fleming 202272cc70bSAndy Fleming #define MMC_RSP_PRESENT (1 << 0) 203272cc70bSAndy Fleming #define MMC_RSP_136 (1 << 1) /* 136 bit response */ 204272cc70bSAndy Fleming #define MMC_RSP_CRC (1 << 2) /* expect valid crc */ 205272cc70bSAndy Fleming #define MMC_RSP_BUSY (1 << 3) /* card may send busy */ 206272cc70bSAndy Fleming #define MMC_RSP_OPCODE (1 << 4) /* response contains opcode */ 207272cc70bSAndy Fleming 208272cc70bSAndy Fleming #define MMC_RSP_NONE (0) 209272cc70bSAndy Fleming #define MMC_RSP_R1 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE) 210272cc70bSAndy Fleming #define MMC_RSP_R1b (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE| \ 211272cc70bSAndy Fleming MMC_RSP_BUSY) 212272cc70bSAndy Fleming #define MMC_RSP_R2 (MMC_RSP_PRESENT|MMC_RSP_136|MMC_RSP_CRC) 213272cc70bSAndy Fleming #define MMC_RSP_R3 (MMC_RSP_PRESENT) 214272cc70bSAndy Fleming #define MMC_RSP_R4 (MMC_RSP_PRESENT) 215272cc70bSAndy Fleming #define MMC_RSP_R5 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE) 216272cc70bSAndy Fleming #define MMC_RSP_R6 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE) 217272cc70bSAndy Fleming #define MMC_RSP_R7 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE) 218272cc70bSAndy Fleming 219bc897b1dSLei Wen #define MMCPART_NOAVAILABLE (0xff) 220bc897b1dSLei Wen #define PART_ACCESS_MASK (0x7) 221bc897b1dSLei Wen #define PART_SUPPORT (0x1) 2221937e5aaSOliver Metz #define PART_ENH_ATTRIB (0x1f) 22371f95118Swdenk 2248bfa195eSSimon Glass /* Maximum block size for MMC */ 2258bfa195eSSimon Glass #define MMC_MAX_BLOCK_LEN 512 2268bfa195eSSimon Glass 2273690d6d6SAmar /* The number of MMC physical partitions. These consist of: 2283690d6d6SAmar * boot partitions (2), general purpose partitions (4) in MMC v4.4. 2293690d6d6SAmar */ 2303690d6d6SAmar #define MMC_NUM_BOOT_PARTITION 2 231*91fdabc6SPierre Aubert #define MMC_PART_RPMB 3 /* RPMB partition number */ 2323690d6d6SAmar 2331de97f98SAndy Fleming struct mmc_cid { 2341de97f98SAndy Fleming unsigned long psn; 2351de97f98SAndy Fleming unsigned short oid; 2361de97f98SAndy Fleming unsigned char mid; 2371de97f98SAndy Fleming unsigned char prv; 2381de97f98SAndy Fleming unsigned char mdt; 2391de97f98SAndy Fleming char pnm[7]; 2401de97f98SAndy Fleming }; 2411de97f98SAndy Fleming 242272cc70bSAndy Fleming struct mmc_cmd { 243272cc70bSAndy Fleming ushort cmdidx; 244272cc70bSAndy Fleming uint resp_type; 245272cc70bSAndy Fleming uint cmdarg; 2460b453ffeSRabin Vincent uint response[4]; 247272cc70bSAndy Fleming }; 248272cc70bSAndy Fleming 249272cc70bSAndy Fleming struct mmc_data { 250272cc70bSAndy Fleming union { 251272cc70bSAndy Fleming char *dest; 252272cc70bSAndy Fleming const char *src; /* src buffers don't get written to */ 253272cc70bSAndy Fleming }; 254272cc70bSAndy Fleming uint flags; 255272cc70bSAndy Fleming uint blocks; 256272cc70bSAndy Fleming uint blocksize; 257272cc70bSAndy Fleming }; 258272cc70bSAndy Fleming 259ab769f22SPantelis Antoniou /* forward decl. */ 260ab769f22SPantelis Antoniou struct mmc; 261ab769f22SPantelis Antoniou 262ab769f22SPantelis Antoniou struct mmc_ops { 263ab769f22SPantelis Antoniou int (*send_cmd)(struct mmc *mmc, 264ab769f22SPantelis Antoniou struct mmc_cmd *cmd, struct mmc_data *data); 265ab769f22SPantelis Antoniou void (*set_ios)(struct mmc *mmc); 266ab769f22SPantelis Antoniou int (*init)(struct mmc *mmc); 267ab769f22SPantelis Antoniou int (*getcd)(struct mmc *mmc); 268ab769f22SPantelis Antoniou int (*getwp)(struct mmc *mmc); 269ab769f22SPantelis Antoniou }; 270ab769f22SPantelis Antoniou 27193bfd616SPantelis Antoniou struct mmc_config { 27293bfd616SPantelis Antoniou const char *name; 27393bfd616SPantelis Antoniou const struct mmc_ops *ops; 27493bfd616SPantelis Antoniou uint host_caps; 275272cc70bSAndy Fleming uint voltages; 276272cc70bSAndy Fleming uint f_min; 277272cc70bSAndy Fleming uint f_max; 27893bfd616SPantelis Antoniou uint b_max; 27993bfd616SPantelis Antoniou unsigned char part_type; 28093bfd616SPantelis Antoniou }; 28193bfd616SPantelis Antoniou 28293bfd616SPantelis Antoniou /* TODO struct mmc should be in mmc_private but it's hard to fix right now */ 28393bfd616SPantelis Antoniou struct mmc { 28493bfd616SPantelis Antoniou struct list_head link; 28593bfd616SPantelis Antoniou const struct mmc_config *cfg; /* provided configuration */ 28693bfd616SPantelis Antoniou uint version; 28793bfd616SPantelis Antoniou void *priv; 28893bfd616SPantelis Antoniou uint has_init; 289272cc70bSAndy Fleming int high_capacity; 290272cc70bSAndy Fleming uint bus_width; 291272cc70bSAndy Fleming uint clock; 292272cc70bSAndy Fleming uint card_caps; 293272cc70bSAndy Fleming uint ocr; 294ab71188cSMarkus Niebel uint dsr; 295ab71188cSMarkus Niebel uint dsr_imp; 296272cc70bSAndy Fleming uint scr[2]; 297272cc70bSAndy Fleming uint csd[4]; 2980b453ffeSRabin Vincent uint cid[4]; 299272cc70bSAndy Fleming ushort rca; 300bc897b1dSLei Wen char part_config; 301bc897b1dSLei Wen char part_num; 302272cc70bSAndy Fleming uint tran_speed; 303272cc70bSAndy Fleming uint read_bl_len; 304272cc70bSAndy Fleming uint write_bl_len; 305e6f99a56SLei Wen uint erase_grp_size; 306272cc70bSAndy Fleming u64 capacity; 307f866a46dSStephen Warren u64 capacity_user; 308f866a46dSStephen Warren u64 capacity_boot; 309f866a46dSStephen Warren u64 capacity_rpmb; 310f866a46dSStephen Warren u64 capacity_gp[4]; 311272cc70bSAndy Fleming block_dev_desc_t block_dev; 312e9550449SChe-Liang Chiou char op_cond_pending; /* 1 if we are waiting on an op_cond command */ 313e9550449SChe-Liang Chiou char init_in_progress; /* 1 if we have done mmc_start_init() */ 314e9550449SChe-Liang Chiou char preinit; /* start init as early as possible */ 315e9550449SChe-Liang Chiou uint op_cond_response; /* the response byte from the last op_cond */ 316272cc70bSAndy Fleming }; 317272cc70bSAndy Fleming 318272cc70bSAndy Fleming int mmc_register(struct mmc *mmc); 31993bfd616SPantelis Antoniou struct mmc *mmc_create(const struct mmc_config *cfg, void *priv); 32093bfd616SPantelis Antoniou void mmc_destroy(struct mmc *mmc); 321272cc70bSAndy Fleming int mmc_initialize(bd_t *bis); 322272cc70bSAndy Fleming int mmc_init(struct mmc *mmc); 323272cc70bSAndy Fleming int mmc_read(struct mmc *mmc, u64 src, uchar *dst, int size); 3244a6ee172SJerry Huang void mmc_set_clock(struct mmc *mmc, uint clock); 325272cc70bSAndy Fleming struct mmc *find_mmc_device(int dev_num); 32689716964SSteve Sakoman int mmc_set_dev(int dev_num); 327272cc70bSAndy Fleming void print_mmc_devices(char separator); 328ea6ebe21SLei Wen int get_mmc_num(void); 329314284b1SThierry Reding int board_mmc_getcd(struct mmc *mmc); 330bc897b1dSLei Wen int mmc_switch_part(int dev_num, unsigned int part_num); 33148972d90SThierry Reding int mmc_getcd(struct mmc *mmc); 332d23d8d7eSNikita Kiryanov int mmc_getwp(struct mmc *mmc); 333ab71188cSMarkus Niebel int mmc_set_dsr(struct mmc *mmc, u16 val); 3343690d6d6SAmar /* Function to change the size of boot partition and rpmb partitions */ 3353690d6d6SAmar int mmc_boot_partition_size_change(struct mmc *mmc, unsigned long bootsize, 3363690d6d6SAmar unsigned long rpmbsize); 337792970b0STom Rini /* Function to modify the PARTITION_CONFIG field of EXT_CSD */ 338792970b0STom Rini int mmc_set_part_conf(struct mmc *mmc, u8 ack, u8 part_num, u8 access); 3395a99b9deSTom Rini /* Function to modify the BOOT_BUS_WIDTH field of EXT_CSD */ 3405a99b9deSTom Rini int mmc_set_boot_bus_width(struct mmc *mmc, u8 width, u8 reset, u8 mode); 34133ace362STom Rini /* Function to modify the RST_n_FUNCTION field of EXT_CSD */ 34233ace362STom Rini int mmc_set_rst_n_function(struct mmc *mmc, u8 enable); 343*91fdabc6SPierre Aubert /* Functions to read / write the RPMB partition */ 344*91fdabc6SPierre Aubert int mmc_rpmb_set_key(struct mmc *mmc, void *key); 345*91fdabc6SPierre Aubert int mmc_rpmb_get_counter(struct mmc *mmc, unsigned long *counter); 346*91fdabc6SPierre Aubert int mmc_rpmb_read(struct mmc *mmc, void *addr, unsigned short blk, 347*91fdabc6SPierre Aubert unsigned short cnt, unsigned char *key); 348*91fdabc6SPierre Aubert int mmc_rpmb_write(struct mmc *mmc, void *addr, unsigned short blk, 349*91fdabc6SPierre Aubert unsigned short cnt, unsigned char *key); 350e9550449SChe-Liang Chiou /** 351e9550449SChe-Liang Chiou * Start device initialization and return immediately; it does not block on 352e9550449SChe-Liang Chiou * polling OCR (operation condition register) status. Then you should call 353e9550449SChe-Liang Chiou * mmc_init, which would block on polling OCR status and complete the device 354e9550449SChe-Liang Chiou * initializatin. 355e9550449SChe-Liang Chiou * 356e9550449SChe-Liang Chiou * @param mmc Pointer to a MMC device struct 357e9550449SChe-Liang Chiou * @return 0 on success, IN_PROGRESS on waiting for OCR status, <0 on error. 358e9550449SChe-Liang Chiou */ 359e9550449SChe-Liang Chiou int mmc_start_init(struct mmc *mmc); 360e9550449SChe-Liang Chiou 361e9550449SChe-Liang Chiou /** 362e9550449SChe-Liang Chiou * Set preinit flag of mmc device. 363e9550449SChe-Liang Chiou * 364e9550449SChe-Liang Chiou * This will cause the device to be pre-inited during mmc_initialize(), 365e9550449SChe-Liang Chiou * which may save boot time if the device is not accessed until later. 366e9550449SChe-Liang Chiou * Some eMMC devices take 200-300ms to init, but unfortunately they 367e9550449SChe-Liang Chiou * must be sent a series of commands to even get them to start preparing 368e9550449SChe-Liang Chiou * for operation. 369e9550449SChe-Liang Chiou * 370e9550449SChe-Liang Chiou * @param mmc Pointer to a MMC device struct 371e9550449SChe-Liang Chiou * @param preinit preinit flag value 372e9550449SChe-Liang Chiou */ 373e9550449SChe-Liang Chiou void mmc_set_preinit(struct mmc *mmc, int preinit); 374e9550449SChe-Liang Chiou 3751592ef85SReinhard Meyer #ifdef CONFIG_GENERIC_MMC 3768687d5c8SPaul Burton #ifdef CONFIG_MMC_SPI 3770b2da7e2STom Rini #define mmc_host_is_spi(mmc) ((mmc)->cfg->host_caps & MMC_MODE_SPI) 3788687d5c8SPaul Burton #else 3798687d5c8SPaul Burton #define mmc_host_is_spi(mmc) 0 3808687d5c8SPaul Burton #endif 381d52ebf10SThomas Chou struct mmc *mmc_spi_init(uint bus, uint cs, uint speed, uint mode); 3821592ef85SReinhard Meyer #else 383272cc70bSAndy Fleming int mmc_legacy_init(int verbose); 384272cc70bSAndy Fleming #endif 3851592ef85SReinhard Meyer 3863c7ca967SFabio Estevam int board_mmc_init(bd_t *bis); 3873c7ca967SFabio Estevam 38893bfd616SPantelis Antoniou /* Set block count limit because of 16 bit register limit on some hardware*/ 38993bfd616SPantelis Antoniou #ifndef CONFIG_SYS_MMC_MAX_BLK_COUNT 39093bfd616SPantelis Antoniou #define CONFIG_SYS_MMC_MAX_BLK_COUNT 65535 39193bfd616SPantelis Antoniou #endif 39293bfd616SPantelis Antoniou 39371f95118Swdenk #endif /* _MMC_H_ */ 394