xref: /rk3399_rockchip-uboot/include/mmc.h (revision 5a99b9de1a845bf254292ae4730633e6ca8a29c7)
171f95118Swdenk /*
24a6ee172SJerry Huang  * Copyright 2008,2010 Freescale Semiconductor, Inc
3272cc70bSAndy Fleming  * Andy Fleming
4272cc70bSAndy Fleming  *
5272cc70bSAndy Fleming  * Based (loosely) on the Linux code
671f95118Swdenk  *
71a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
871f95118Swdenk  */
971f95118Swdenk 
1071f95118Swdenk #ifndef _MMC_H_
1171f95118Swdenk #define _MMC_H_
1271f95118Swdenk 
13272cc70bSAndy Fleming #include <linux/list.h>
140d986e61SLad, Prabhakar #include <linux/compiler.h>
15272cc70bSAndy Fleming 
16272cc70bSAndy Fleming #define SD_VERSION_SD	0x20000
171741c64dSJaehoon Chung #define SD_VERSION_3	(SD_VERSION_SD | 0x300)
1864f4a619SJaehoon Chung #define SD_VERSION_2	(SD_VERSION_SD | 0x200)
1964f4a619SJaehoon Chung #define SD_VERSION_1_0	(SD_VERSION_SD | 0x100)
2064f4a619SJaehoon Chung #define SD_VERSION_1_10	(SD_VERSION_SD | 0x10a)
21272cc70bSAndy Fleming #define MMC_VERSION_MMC		0x10000
22272cc70bSAndy Fleming #define MMC_VERSION_UNKNOWN	(MMC_VERSION_MMC)
2364f4a619SJaehoon Chung #define MMC_VERSION_1_2		(MMC_VERSION_MMC | 0x102)
2464f4a619SJaehoon Chung #define MMC_VERSION_1_4		(MMC_VERSION_MMC | 0x104)
2564f4a619SJaehoon Chung #define MMC_VERSION_2_2		(MMC_VERSION_MMC | 0x202)
2664f4a619SJaehoon Chung #define MMC_VERSION_3		(MMC_VERSION_MMC | 0x300)
2764f4a619SJaehoon Chung #define MMC_VERSION_4		(MMC_VERSION_MMC | 0x400)
2864f4a619SJaehoon Chung #define MMC_VERSION_4_1		(MMC_VERSION_MMC | 0x401)
2964f4a619SJaehoon Chung #define MMC_VERSION_4_2		(MMC_VERSION_MMC | 0x402)
3064f4a619SJaehoon Chung #define MMC_VERSION_4_3		(MMC_VERSION_MMC | 0x403)
3164f4a619SJaehoon Chung #define MMC_VERSION_4_41	(MMC_VERSION_MMC | 0x429)
3264f4a619SJaehoon Chung #define MMC_VERSION_4_5		(MMC_VERSION_MMC | 0x405)
33272cc70bSAndy Fleming 
34272cc70bSAndy Fleming #define MMC_MODE_HS		0x001
35272cc70bSAndy Fleming #define MMC_MODE_HS_52MHz	0x010
36272cc70bSAndy Fleming #define MMC_MODE_4BIT		0x100
37272cc70bSAndy Fleming #define MMC_MODE_8BIT		0x200
38d52ebf10SThomas Chou #define MMC_MODE_SPI		0x400
39b1f1e821SŁukasz Majewski #define MMC_MODE_HC		0x800
40272cc70bSAndy Fleming 
4162722036SŁukasz Majewski #define MMC_MODE_MASK_WIDTH_BITS (MMC_MODE_4BIT | MMC_MODE_8BIT)
4262722036SŁukasz Majewski #define MMC_MODE_WIDTH_BITS_SHIFT 8
4362722036SŁukasz Majewski 
44272cc70bSAndy Fleming #define SD_DATA_4BIT	0x00040000
45272cc70bSAndy Fleming 
4679b91de9SAlbin Tonnerre #define IS_SD(x) (x->version & SD_VERSION_SD)
47272cc70bSAndy Fleming 
48272cc70bSAndy Fleming #define MMC_DATA_READ		1
49272cc70bSAndy Fleming #define MMC_DATA_WRITE		2
50272cc70bSAndy Fleming 
51272cc70bSAndy Fleming #define NO_CARD_ERR		-16 /* No SD/MMC card inserted */
52272cc70bSAndy Fleming #define UNUSABLE_ERR		-17 /* Unusable Card */
53272cc70bSAndy Fleming #define COMM_ERR		-18 /* Communications Error */
54272cc70bSAndy Fleming #define TIMEOUT			-19
55e9550449SChe-Liang Chiou #define IN_PROGRESS		-20 /* operation is in progress */
56272cc70bSAndy Fleming 
57341188b9SHaavard Skinnemoen #define MMC_CMD_GO_IDLE_STATE		0
58341188b9SHaavard Skinnemoen #define MMC_CMD_SEND_OP_COND		1
59341188b9SHaavard Skinnemoen #define MMC_CMD_ALL_SEND_CID		2
60341188b9SHaavard Skinnemoen #define MMC_CMD_SET_RELATIVE_ADDR	3
61341188b9SHaavard Skinnemoen #define MMC_CMD_SET_DSR			4
62272cc70bSAndy Fleming #define MMC_CMD_SWITCH			6
63341188b9SHaavard Skinnemoen #define MMC_CMD_SELECT_CARD		7
64272cc70bSAndy Fleming #define MMC_CMD_SEND_EXT_CSD		8
65341188b9SHaavard Skinnemoen #define MMC_CMD_SEND_CSD		9
66341188b9SHaavard Skinnemoen #define MMC_CMD_SEND_CID		10
67272cc70bSAndy Fleming #define MMC_CMD_STOP_TRANSMISSION	12
68341188b9SHaavard Skinnemoen #define MMC_CMD_SEND_STATUS		13
69341188b9SHaavard Skinnemoen #define MMC_CMD_SET_BLOCKLEN		16
70341188b9SHaavard Skinnemoen #define MMC_CMD_READ_SINGLE_BLOCK	17
71341188b9SHaavard Skinnemoen #define MMC_CMD_READ_MULTIPLE_BLOCK	18
72272cc70bSAndy Fleming #define MMC_CMD_WRITE_SINGLE_BLOCK	24
73272cc70bSAndy Fleming #define MMC_CMD_WRITE_MULTIPLE_BLOCK	25
74e6f99a56SLei Wen #define MMC_CMD_ERASE_GROUP_START	35
75e6f99a56SLei Wen #define MMC_CMD_ERASE_GROUP_END		36
76e6f99a56SLei Wen #define MMC_CMD_ERASE			38
77341188b9SHaavard Skinnemoen #define MMC_CMD_APP_CMD			55
78d52ebf10SThomas Chou #define MMC_CMD_SPI_READ_OCR		58
79d52ebf10SThomas Chou #define MMC_CMD_SPI_CRC_ON_OFF		59
803690d6d6SAmar #define MMC_CMD_RES_MAN			62
813690d6d6SAmar 
823690d6d6SAmar #define MMC_CMD62_ARG1			0xefac62ec
833690d6d6SAmar #define MMC_CMD62_ARG2			0xcbaea7
843690d6d6SAmar 
85341188b9SHaavard Skinnemoen 
86341188b9SHaavard Skinnemoen #define SD_CMD_SEND_RELATIVE_ADDR	3
87272cc70bSAndy Fleming #define SD_CMD_SWITCH_FUNC		6
88341188b9SHaavard Skinnemoen #define SD_CMD_SEND_IF_COND		8
89341188b9SHaavard Skinnemoen 
90341188b9SHaavard Skinnemoen #define SD_CMD_APP_SET_BUS_WIDTH	6
91e6f99a56SLei Wen #define SD_CMD_ERASE_WR_BLK_START	32
92e6f99a56SLei Wen #define SD_CMD_ERASE_WR_BLK_END		33
93341188b9SHaavard Skinnemoen #define SD_CMD_APP_SEND_OP_COND		41
94272cc70bSAndy Fleming #define SD_CMD_APP_SEND_SCR		51
95272cc70bSAndy Fleming 
96272cc70bSAndy Fleming /* SCR definitions in different words */
97272cc70bSAndy Fleming #define SD_HIGHSPEED_BUSY	0x00020000
98272cc70bSAndy Fleming #define SD_HIGHSPEED_SUPPORTED	0x00020000
99272cc70bSAndy Fleming 
100272cc70bSAndy Fleming #define MMC_HS_TIMING		0x00000100
101272cc70bSAndy Fleming #define MMC_HS_52MHZ		0x2
102272cc70bSAndy Fleming 
1030b453ffeSRabin Vincent #define OCR_BUSY		0x80000000
104272cc70bSAndy Fleming #define OCR_HCS			0x40000000
10531cacbabSRaffaele Recalcati #define OCR_VOLTAGE_MASK	0x007FFF80
10631cacbabSRaffaele Recalcati #define OCR_ACCESS_MODE		0x60000000
107272cc70bSAndy Fleming 
108e6f99a56SLei Wen #define SECURE_ERASE		0x80000000
109e6f99a56SLei Wen 
1105d4fc8d9SRaffaele Recalcati #define MMC_STATUS_MASK		(~0x0206BF7F)
1115d4fc8d9SRaffaele Recalcati #define MMC_STATUS_RDY_FOR_DATA (1 << 8)
1125d4fc8d9SRaffaele Recalcati #define MMC_STATUS_CURR_STATE	(0xf << 9)
113ed018b21SThomas Chou #define MMC_STATUS_ERROR	(1 << 19)
1145d4fc8d9SRaffaele Recalcati 
115d617c426SJan Kloetzke #define MMC_STATE_PRG		(7 << 9)
116d617c426SJan Kloetzke 
117272cc70bSAndy Fleming #define MMC_VDD_165_195		0x00000080	/* VDD voltage 1.65 - 1.95 */
118272cc70bSAndy Fleming #define MMC_VDD_20_21		0x00000100	/* VDD voltage 2.0 ~ 2.1 */
119272cc70bSAndy Fleming #define MMC_VDD_21_22		0x00000200	/* VDD voltage 2.1 ~ 2.2 */
120272cc70bSAndy Fleming #define MMC_VDD_22_23		0x00000400	/* VDD voltage 2.2 ~ 2.3 */
121272cc70bSAndy Fleming #define MMC_VDD_23_24		0x00000800	/* VDD voltage 2.3 ~ 2.4 */
122272cc70bSAndy Fleming #define MMC_VDD_24_25		0x00001000	/* VDD voltage 2.4 ~ 2.5 */
123272cc70bSAndy Fleming #define MMC_VDD_25_26		0x00002000	/* VDD voltage 2.5 ~ 2.6 */
124272cc70bSAndy Fleming #define MMC_VDD_26_27		0x00004000	/* VDD voltage 2.6 ~ 2.7 */
125272cc70bSAndy Fleming #define MMC_VDD_27_28		0x00008000	/* VDD voltage 2.7 ~ 2.8 */
126272cc70bSAndy Fleming #define MMC_VDD_28_29		0x00010000	/* VDD voltage 2.8 ~ 2.9 */
127272cc70bSAndy Fleming #define MMC_VDD_29_30		0x00020000	/* VDD voltage 2.9 ~ 3.0 */
128272cc70bSAndy Fleming #define MMC_VDD_30_31		0x00040000	/* VDD voltage 3.0 ~ 3.1 */
129272cc70bSAndy Fleming #define MMC_VDD_31_32		0x00080000	/* VDD voltage 3.1 ~ 3.2 */
130272cc70bSAndy Fleming #define MMC_VDD_32_33		0x00100000	/* VDD voltage 3.2 ~ 3.3 */
131272cc70bSAndy Fleming #define MMC_VDD_33_34		0x00200000	/* VDD voltage 3.3 ~ 3.4 */
132272cc70bSAndy Fleming #define MMC_VDD_34_35		0x00400000	/* VDD voltage 3.4 ~ 3.5 */
133272cc70bSAndy Fleming #define MMC_VDD_35_36		0x00800000	/* VDD voltage 3.5 ~ 3.6 */
134272cc70bSAndy Fleming 
135272cc70bSAndy Fleming #define MMC_SWITCH_MODE_CMD_SET		0x00 /* Change the command set */
136272cc70bSAndy Fleming #define MMC_SWITCH_MODE_SET_BITS	0x01 /* Set bits in EXT_CSD byte
137272cc70bSAndy Fleming 						addressed by index which are
138272cc70bSAndy Fleming 						1 in value field */
139272cc70bSAndy Fleming #define MMC_SWITCH_MODE_CLEAR_BITS	0x02 /* Clear bits in EXT_CSD byte
140272cc70bSAndy Fleming 						addressed by index, which are
141272cc70bSAndy Fleming 						1 in value field */
142272cc70bSAndy Fleming #define MMC_SWITCH_MODE_WRITE_BYTE	0x03 /* Set target byte to value */
143272cc70bSAndy Fleming 
144272cc70bSAndy Fleming #define SD_SWITCH_CHECK		0
145272cc70bSAndy Fleming #define SD_SWITCH_SWITCH	1
146272cc70bSAndy Fleming 
147272cc70bSAndy Fleming /*
148272cc70bSAndy Fleming  * EXT_CSD fields
149272cc70bSAndy Fleming  */
150f866a46dSStephen Warren #define EXT_CSD_GP_SIZE_MULT		143	/* R/W */
1511937e5aaSOliver Metz #define EXT_CSD_PARTITIONS_ATTRIBUTE	156	/* R/W */
1520560db18SLei Wen #define EXT_CSD_PARTITIONING_SUPPORT	160	/* RO */
153f866a46dSStephen Warren #define EXT_CSD_RPMB_MULT		168	/* RO */
1540560db18SLei Wen #define EXT_CSD_ERASE_GROUP_DEF		175	/* R/W */
1553690d6d6SAmar #define EXT_CSD_BOOT_BUS_WIDTH		177
156bc897b1dSLei Wen #define EXT_CSD_PART_CONF		179	/* R/W */
157272cc70bSAndy Fleming #define EXT_CSD_BUS_WIDTH		183	/* R/W */
158272cc70bSAndy Fleming #define EXT_CSD_HS_TIMING		185	/* R/W */
159272cc70bSAndy Fleming #define EXT_CSD_REV			192	/* RO */
1600560db18SLei Wen #define EXT_CSD_CARD_TYPE		196	/* RO */
161272cc70bSAndy Fleming #define EXT_CSD_SEC_CNT			212	/* RO, 4 bytes */
162f866a46dSStephen Warren #define EXT_CSD_HC_WP_GRP_SIZE		221	/* RO */
1630560db18SLei Wen #define EXT_CSD_HC_ERASE_GRP_SIZE	224	/* RO */
1648948ea83SStephen Warren #define EXT_CSD_BOOT_MULT		226	/* RO */
165272cc70bSAndy Fleming 
166272cc70bSAndy Fleming /*
167272cc70bSAndy Fleming  * EXT_CSD field definitions
168272cc70bSAndy Fleming  */
169272cc70bSAndy Fleming 
170272cc70bSAndy Fleming #define EXT_CSD_CMD_SET_NORMAL		(1 << 0)
171272cc70bSAndy Fleming #define EXT_CSD_CMD_SET_SECURE		(1 << 1)
172272cc70bSAndy Fleming #define EXT_CSD_CMD_SET_CPSECURE	(1 << 2)
173272cc70bSAndy Fleming 
174272cc70bSAndy Fleming #define EXT_CSD_CARD_TYPE_26	(1 << 0)	/* Card can run at 26MHz */
175272cc70bSAndy Fleming #define EXT_CSD_CARD_TYPE_52	(1 << 1)	/* Card can run at 52MHz */
176272cc70bSAndy Fleming 
177272cc70bSAndy Fleming #define EXT_CSD_BUS_WIDTH_1	0	/* Card is in 1 bit mode */
178272cc70bSAndy Fleming #define EXT_CSD_BUS_WIDTH_4	1	/* Card is in 4 bit mode */
179272cc70bSAndy Fleming #define EXT_CSD_BUS_WIDTH_8	2	/* Card is in 8 bit mode */
180341188b9SHaavard Skinnemoen 
1813690d6d6SAmar #define EXT_CSD_BOOT_ACK_ENABLE			(1 << 6)
1823690d6d6SAmar #define EXT_CSD_BOOT_PARTITION_ENABLE		(1 << 3)
1833690d6d6SAmar #define EXT_CSD_PARTITION_ACCESS_ENABLE		(1 << 0)
1843690d6d6SAmar #define EXT_CSD_PARTITION_ACCESS_DISABLE	(0 << 0)
1853690d6d6SAmar 
1863690d6d6SAmar #define EXT_CSD_BOOT_ACK(x)		(x << 6)
1873690d6d6SAmar #define EXT_CSD_BOOT_PART_NUM(x)	(x << 3)
1883690d6d6SAmar #define EXT_CSD_PARTITION_ACCESS(x)	(x << 0)
1893690d6d6SAmar 
190*5a99b9deSTom Rini #define EXT_CSD_BOOT_BUS_WIDTH_MODE(x)	(x << 3)
191*5a99b9deSTom Rini #define EXT_CSD_BOOT_BUS_WIDTH_RESET(x)	(x << 2)
192*5a99b9deSTom Rini #define EXT_CSD_BOOT_BUS_WIDTH_WIDTH(x)	(x)
1933690d6d6SAmar 
1941de97f98SAndy Fleming #define R1_ILLEGAL_COMMAND		(1 << 22)
1951de97f98SAndy Fleming #define R1_APP_CMD			(1 << 5)
1961de97f98SAndy Fleming 
197272cc70bSAndy Fleming #define MMC_RSP_PRESENT (1 << 0)
198272cc70bSAndy Fleming #define MMC_RSP_136	(1 << 1)		/* 136 bit response */
199272cc70bSAndy Fleming #define MMC_RSP_CRC	(1 << 2)		/* expect valid crc */
200272cc70bSAndy Fleming #define MMC_RSP_BUSY	(1 << 3)		/* card may send busy */
201272cc70bSAndy Fleming #define MMC_RSP_OPCODE	(1 << 4)		/* response contains opcode */
202272cc70bSAndy Fleming 
203272cc70bSAndy Fleming #define MMC_RSP_NONE	(0)
204272cc70bSAndy Fleming #define MMC_RSP_R1	(MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE)
205272cc70bSAndy Fleming #define MMC_RSP_R1b	(MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE| \
206272cc70bSAndy Fleming 			MMC_RSP_BUSY)
207272cc70bSAndy Fleming #define MMC_RSP_R2	(MMC_RSP_PRESENT|MMC_RSP_136|MMC_RSP_CRC)
208272cc70bSAndy Fleming #define MMC_RSP_R3	(MMC_RSP_PRESENT)
209272cc70bSAndy Fleming #define MMC_RSP_R4	(MMC_RSP_PRESENT)
210272cc70bSAndy Fleming #define MMC_RSP_R5	(MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE)
211272cc70bSAndy Fleming #define MMC_RSP_R6	(MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE)
212272cc70bSAndy Fleming #define MMC_RSP_R7	(MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE)
213272cc70bSAndy Fleming 
214bc897b1dSLei Wen #define MMCPART_NOAVAILABLE	(0xff)
215bc897b1dSLei Wen #define PART_ACCESS_MASK	(0x7)
216bc897b1dSLei Wen #define PART_SUPPORT		(0x1)
2171937e5aaSOliver Metz #define PART_ENH_ATTRIB		(0x1f)
21871f95118Swdenk 
2198bfa195eSSimon Glass /* Maximum block size for MMC */
2208bfa195eSSimon Glass #define MMC_MAX_BLOCK_LEN	512
2218bfa195eSSimon Glass 
2223690d6d6SAmar /* The number of MMC physical partitions.  These consist of:
2233690d6d6SAmar  * boot partitions (2), general purpose partitions (4) in MMC v4.4.
2243690d6d6SAmar  */
2253690d6d6SAmar #define MMC_NUM_BOOT_PARTITION	2
2263690d6d6SAmar 
2271de97f98SAndy Fleming struct mmc_cid {
2281de97f98SAndy Fleming 	unsigned long psn;
2291de97f98SAndy Fleming 	unsigned short oid;
2301de97f98SAndy Fleming 	unsigned char mid;
2311de97f98SAndy Fleming 	unsigned char prv;
2321de97f98SAndy Fleming 	unsigned char mdt;
2331de97f98SAndy Fleming 	char pnm[7];
2341de97f98SAndy Fleming };
2351de97f98SAndy Fleming 
236272cc70bSAndy Fleming struct mmc_cmd {
237272cc70bSAndy Fleming 	ushort cmdidx;
238272cc70bSAndy Fleming 	uint resp_type;
239272cc70bSAndy Fleming 	uint cmdarg;
2400b453ffeSRabin Vincent 	uint response[4];
241272cc70bSAndy Fleming };
242272cc70bSAndy Fleming 
243272cc70bSAndy Fleming struct mmc_data {
244272cc70bSAndy Fleming 	union {
245272cc70bSAndy Fleming 		char *dest;
246272cc70bSAndy Fleming 		const char *src; /* src buffers don't get written to */
247272cc70bSAndy Fleming 	};
248272cc70bSAndy Fleming 	uint flags;
249272cc70bSAndy Fleming 	uint blocks;
250272cc70bSAndy Fleming 	uint blocksize;
251272cc70bSAndy Fleming };
252272cc70bSAndy Fleming 
253272cc70bSAndy Fleming struct mmc {
254272cc70bSAndy Fleming 	struct list_head link;
255272cc70bSAndy Fleming 	char name[32];
256272cc70bSAndy Fleming 	void *priv;
257272cc70bSAndy Fleming 	uint voltages;
258272cc70bSAndy Fleming 	uint version;
259bc897b1dSLei Wen 	uint has_init;
260272cc70bSAndy Fleming 	uint f_min;
261272cc70bSAndy Fleming 	uint f_max;
262272cc70bSAndy Fleming 	int high_capacity;
263272cc70bSAndy Fleming 	uint bus_width;
264272cc70bSAndy Fleming 	uint clock;
265272cc70bSAndy Fleming 	uint card_caps;
266272cc70bSAndy Fleming 	uint host_caps;
267272cc70bSAndy Fleming 	uint ocr;
268ab71188cSMarkus Niebel 	uint dsr;
269ab71188cSMarkus Niebel 	uint dsr_imp;
270272cc70bSAndy Fleming 	uint scr[2];
271272cc70bSAndy Fleming 	uint csd[4];
2720b453ffeSRabin Vincent 	uint cid[4];
273272cc70bSAndy Fleming 	ushort rca;
274bc897b1dSLei Wen 	char part_config;
275bc897b1dSLei Wen 	char part_num;
276272cc70bSAndy Fleming 	uint tran_speed;
277272cc70bSAndy Fleming 	uint read_bl_len;
278272cc70bSAndy Fleming 	uint write_bl_len;
279e6f99a56SLei Wen 	uint erase_grp_size;
280272cc70bSAndy Fleming 	u64 capacity;
281f866a46dSStephen Warren 	u64 capacity_user;
282f866a46dSStephen Warren 	u64 capacity_boot;
283f866a46dSStephen Warren 	u64 capacity_rpmb;
284f866a46dSStephen Warren 	u64 capacity_gp[4];
285272cc70bSAndy Fleming 	block_dev_desc_t block_dev;
286272cc70bSAndy Fleming 	int (*send_cmd)(struct mmc *mmc,
287272cc70bSAndy Fleming 			struct mmc_cmd *cmd, struct mmc_data *data);
288272cc70bSAndy Fleming 	void (*set_ios)(struct mmc *mmc);
289272cc70bSAndy Fleming 	int (*init)(struct mmc *mmc);
29048972d90SThierry Reding 	int (*getcd)(struct mmc *mmc);
291d23d8d7eSNikita Kiryanov 	int (*getwp)(struct mmc *mmc);
29257418d21SSandeep Paulraj 	uint b_max;
293e9550449SChe-Liang Chiou 	char op_cond_pending;	/* 1 if we are waiting on an op_cond command */
294e9550449SChe-Liang Chiou 	char init_in_progress;	/* 1 if we have done mmc_start_init() */
295e9550449SChe-Liang Chiou 	char preinit;		/* start init as early as possible */
296e9550449SChe-Liang Chiou 	uint op_cond_response;	/* the response byte from the last op_cond */
297272cc70bSAndy Fleming };
298272cc70bSAndy Fleming 
299272cc70bSAndy Fleming int mmc_register(struct mmc *mmc);
300272cc70bSAndy Fleming int mmc_initialize(bd_t *bis);
301272cc70bSAndy Fleming int mmc_init(struct mmc *mmc);
302272cc70bSAndy Fleming int mmc_read(struct mmc *mmc, u64 src, uchar *dst, int size);
3034a6ee172SJerry Huang void mmc_set_clock(struct mmc *mmc, uint clock);
304272cc70bSAndy Fleming struct mmc *find_mmc_device(int dev_num);
30589716964SSteve Sakoman int mmc_set_dev(int dev_num);
306272cc70bSAndy Fleming void print_mmc_devices(char separator);
307ea6ebe21SLei Wen int get_mmc_num(void);
308314284b1SThierry Reding int board_mmc_getcd(struct mmc *mmc);
309bc897b1dSLei Wen int mmc_switch_part(int dev_num, unsigned int part_num);
31048972d90SThierry Reding int mmc_getcd(struct mmc *mmc);
311d23d8d7eSNikita Kiryanov int mmc_getwp(struct mmc *mmc);
312ab71188cSMarkus Niebel int mmc_set_dsr(struct mmc *mmc, u16 val);
3133690d6d6SAmar /* Function to change the size of boot partition and rpmb partitions */
3143690d6d6SAmar int mmc_boot_partition_size_change(struct mmc *mmc, unsigned long bootsize,
3153690d6d6SAmar 					unsigned long rpmbsize);
3163690d6d6SAmar /* Function to send commands to open/close the specified boot partition */
3173690d6d6SAmar int mmc_boot_part_access(struct mmc *mmc, u8 ack, u8 part_num, u8 access);
318792970b0STom Rini /* Function to modify the PARTITION_CONFIG field of EXT_CSD */
319792970b0STom Rini int mmc_set_part_conf(struct mmc *mmc, u8 ack, u8 part_num, u8 access);
320*5a99b9deSTom Rini /* Function to modify the BOOT_BUS_WIDTH field of EXT_CSD */
321*5a99b9deSTom Rini int mmc_set_boot_bus_width(struct mmc *mmc, u8 width, u8 reset, u8 mode);
322272cc70bSAndy Fleming 
323e9550449SChe-Liang Chiou /**
324e9550449SChe-Liang Chiou  * Start device initialization and return immediately; it does not block on
325e9550449SChe-Liang Chiou  * polling OCR (operation condition register) status.  Then you should call
326e9550449SChe-Liang Chiou  * mmc_init, which would block on polling OCR status and complete the device
327e9550449SChe-Liang Chiou  * initializatin.
328e9550449SChe-Liang Chiou  *
329e9550449SChe-Liang Chiou  * @param mmc	Pointer to a MMC device struct
330e9550449SChe-Liang Chiou  * @return 0 on success, IN_PROGRESS on waiting for OCR status, <0 on error.
331e9550449SChe-Liang Chiou  */
332e9550449SChe-Liang Chiou int mmc_start_init(struct mmc *mmc);
333e9550449SChe-Liang Chiou 
334e9550449SChe-Liang Chiou /**
335e9550449SChe-Liang Chiou  * Set preinit flag of mmc device.
336e9550449SChe-Liang Chiou  *
337e9550449SChe-Liang Chiou  * This will cause the device to be pre-inited during mmc_initialize(),
338e9550449SChe-Liang Chiou  * which may save boot time if the device is not accessed until later.
339e9550449SChe-Liang Chiou  * Some eMMC devices take 200-300ms to init, but unfortunately they
340e9550449SChe-Liang Chiou  * must be sent a series of commands to even get them to start preparing
341e9550449SChe-Liang Chiou  * for operation.
342e9550449SChe-Liang Chiou  *
343e9550449SChe-Liang Chiou  * @param mmc		Pointer to a MMC device struct
344e9550449SChe-Liang Chiou  * @param preinit	preinit flag value
345e9550449SChe-Liang Chiou  */
346e9550449SChe-Liang Chiou void mmc_set_preinit(struct mmc *mmc, int preinit);
347e9550449SChe-Liang Chiou 
3481592ef85SReinhard Meyer #ifdef CONFIG_GENERIC_MMC
3498687d5c8SPaul Burton #ifdef CONFIG_MMC_SPI
350d52ebf10SThomas Chou #define mmc_host_is_spi(mmc)	((mmc)->host_caps & MMC_MODE_SPI)
3518687d5c8SPaul Burton #else
3528687d5c8SPaul Burton #define mmc_host_is_spi(mmc)	0
3538687d5c8SPaul Burton #endif
354d52ebf10SThomas Chou struct mmc *mmc_spi_init(uint bus, uint cs, uint speed, uint mode);
3551592ef85SReinhard Meyer #else
356272cc70bSAndy Fleming int mmc_legacy_init(int verbose);
357272cc70bSAndy Fleming #endif
3581592ef85SReinhard Meyer 
35971f95118Swdenk #endif /* _MMC_H_ */
360