171f95118Swdenk /* 24a6ee172SJerry Huang * Copyright 2008,2010 Freescale Semiconductor, Inc 3272cc70bSAndy Fleming * Andy Fleming 4272cc70bSAndy Fleming * 5272cc70bSAndy Fleming * Based (loosely) on the Linux code 671f95118Swdenk * 71a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 871f95118Swdenk */ 971f95118Swdenk 1071f95118Swdenk #ifndef _MMC_H_ 1171f95118Swdenk #define _MMC_H_ 1271f95118Swdenk 13272cc70bSAndy Fleming #include <linux/list.h> 140d986e61SLad, Prabhakar #include <linux/compiler.h> 1507a2d42cSMateusz Zalega #include <part.h> 16272cc70bSAndy Fleming 174b7cee53SPantelis Antoniou /* SD/MMC version bits; 8 flags, 8 major, 8 minor, 8 change */ 184b7cee53SPantelis Antoniou #define SD_VERSION_SD (1U << 31) 194b7cee53SPantelis Antoniou #define MMC_VERSION_MMC (1U << 30) 204b7cee53SPantelis Antoniou 214b7cee53SPantelis Antoniou #define MAKE_SDMMC_VERSION(a, b, c) \ 224b7cee53SPantelis Antoniou ((((u32)(a)) << 16) | ((u32)(b) << 8) | (u32)(c)) 234b7cee53SPantelis Antoniou #define MAKE_SD_VERSION(a, b, c) \ 244b7cee53SPantelis Antoniou (SD_VERSION_SD | MAKE_SDMMC_VERSION(a, b, c)) 254b7cee53SPantelis Antoniou #define MAKE_MMC_VERSION(a, b, c) \ 264b7cee53SPantelis Antoniou (MMC_VERSION_MMC | MAKE_SDMMC_VERSION(a, b, c)) 274b7cee53SPantelis Antoniou 284b7cee53SPantelis Antoniou #define EXTRACT_SDMMC_MAJOR_VERSION(x) \ 294b7cee53SPantelis Antoniou (((u32)(x) >> 16) & 0xff) 304b7cee53SPantelis Antoniou #define EXTRACT_SDMMC_MINOR_VERSION(x) \ 314b7cee53SPantelis Antoniou (((u32)(x) >> 8) & 0xff) 324b7cee53SPantelis Antoniou #define EXTRACT_SDMMC_CHANGE_VERSION(x) \ 334b7cee53SPantelis Antoniou ((u32)(x) & 0xff) 344b7cee53SPantelis Antoniou 354b7cee53SPantelis Antoniou #define SD_VERSION_3 MAKE_SD_VERSION(3, 0, 0) 364b7cee53SPantelis Antoniou #define SD_VERSION_2 MAKE_SD_VERSION(2, 0, 0) 374b7cee53SPantelis Antoniou #define SD_VERSION_1_0 MAKE_SD_VERSION(1, 0, 0) 384b7cee53SPantelis Antoniou #define SD_VERSION_1_10 MAKE_SD_VERSION(1, 10, 0) 394b7cee53SPantelis Antoniou 404b7cee53SPantelis Antoniou #define MMC_VERSION_UNKNOWN MAKE_MMC_VERSION(0, 0, 0) 414b7cee53SPantelis Antoniou #define MMC_VERSION_1_2 MAKE_MMC_VERSION(1, 2, 0) 424b7cee53SPantelis Antoniou #define MMC_VERSION_1_4 MAKE_MMC_VERSION(1, 4, 0) 434b7cee53SPantelis Antoniou #define MMC_VERSION_2_2 MAKE_MMC_VERSION(2, 2, 0) 444b7cee53SPantelis Antoniou #define MMC_VERSION_3 MAKE_MMC_VERSION(3, 0, 0) 454b7cee53SPantelis Antoniou #define MMC_VERSION_4 MAKE_MMC_VERSION(4, 0, 0) 464b7cee53SPantelis Antoniou #define MMC_VERSION_4_1 MAKE_MMC_VERSION(4, 1, 0) 474b7cee53SPantelis Antoniou #define MMC_VERSION_4_2 MAKE_MMC_VERSION(4, 2, 0) 484b7cee53SPantelis Antoniou #define MMC_VERSION_4_3 MAKE_MMC_VERSION(4, 3, 0) 494b7cee53SPantelis Antoniou #define MMC_VERSION_4_41 MAKE_MMC_VERSION(4, 4, 1) 504b7cee53SPantelis Antoniou #define MMC_VERSION_4_5 MAKE_MMC_VERSION(4, 5, 0) 514b7cee53SPantelis Antoniou #define MMC_VERSION_5_0 MAKE_MMC_VERSION(5, 0, 0) 52272cc70bSAndy Fleming 538caf46d1SJaehoon Chung #define MMC_MODE_HS (1 << 0) 548caf46d1SJaehoon Chung #define MMC_MODE_HS_52MHz (1 << 1) 558caf46d1SJaehoon Chung #define MMC_MODE_4BIT (1 << 2) 568caf46d1SJaehoon Chung #define MMC_MODE_8BIT (1 << 3) 578caf46d1SJaehoon Chung #define MMC_MODE_SPI (1 << 4) 588caf46d1SJaehoon Chung #define MMC_MODE_HC (1 << 5) 59d22e3d46SJaehoon Chung #define MMC_MODE_DDR_52MHz (1 << 6) 6062722036SŁukasz Majewski 61272cc70bSAndy Fleming #define SD_DATA_4BIT 0x00040000 62272cc70bSAndy Fleming 634b7cee53SPantelis Antoniou #define IS_SD(x) ((x)->version & SD_VERSION_SD) 64*3f2da751SAndrew Gabbasov #define IS_MMC(x) ((x)->version & MMC_VERSION_MMC) 65272cc70bSAndy Fleming 66272cc70bSAndy Fleming #define MMC_DATA_READ 1 67272cc70bSAndy Fleming #define MMC_DATA_WRITE 2 68272cc70bSAndy Fleming 69272cc70bSAndy Fleming #define NO_CARD_ERR -16 /* No SD/MMC card inserted */ 70272cc70bSAndy Fleming #define UNUSABLE_ERR -17 /* Unusable Card */ 71272cc70bSAndy Fleming #define COMM_ERR -18 /* Communications Error */ 72272cc70bSAndy Fleming #define TIMEOUT -19 73e9550449SChe-Liang Chiou #define IN_PROGRESS -20 /* operation is in progress */ 746b2221b0SAndrew Gabbasov #define SWITCH_ERR -21 /* Card reports failure to switch mode */ 75272cc70bSAndy Fleming 76341188b9SHaavard Skinnemoen #define MMC_CMD_GO_IDLE_STATE 0 77341188b9SHaavard Skinnemoen #define MMC_CMD_SEND_OP_COND 1 78341188b9SHaavard Skinnemoen #define MMC_CMD_ALL_SEND_CID 2 79341188b9SHaavard Skinnemoen #define MMC_CMD_SET_RELATIVE_ADDR 3 80341188b9SHaavard Skinnemoen #define MMC_CMD_SET_DSR 4 81272cc70bSAndy Fleming #define MMC_CMD_SWITCH 6 82341188b9SHaavard Skinnemoen #define MMC_CMD_SELECT_CARD 7 83272cc70bSAndy Fleming #define MMC_CMD_SEND_EXT_CSD 8 84341188b9SHaavard Skinnemoen #define MMC_CMD_SEND_CSD 9 85341188b9SHaavard Skinnemoen #define MMC_CMD_SEND_CID 10 86272cc70bSAndy Fleming #define MMC_CMD_STOP_TRANSMISSION 12 87341188b9SHaavard Skinnemoen #define MMC_CMD_SEND_STATUS 13 88341188b9SHaavard Skinnemoen #define MMC_CMD_SET_BLOCKLEN 16 89341188b9SHaavard Skinnemoen #define MMC_CMD_READ_SINGLE_BLOCK 17 90341188b9SHaavard Skinnemoen #define MMC_CMD_READ_MULTIPLE_BLOCK 18 9191fdabc6SPierre Aubert #define MMC_CMD_SET_BLOCK_COUNT 23 92272cc70bSAndy Fleming #define MMC_CMD_WRITE_SINGLE_BLOCK 24 93272cc70bSAndy Fleming #define MMC_CMD_WRITE_MULTIPLE_BLOCK 25 94e6f99a56SLei Wen #define MMC_CMD_ERASE_GROUP_START 35 95e6f99a56SLei Wen #define MMC_CMD_ERASE_GROUP_END 36 96e6f99a56SLei Wen #define MMC_CMD_ERASE 38 97341188b9SHaavard Skinnemoen #define MMC_CMD_APP_CMD 55 98d52ebf10SThomas Chou #define MMC_CMD_SPI_READ_OCR 58 99d52ebf10SThomas Chou #define MMC_CMD_SPI_CRC_ON_OFF 59 1003690d6d6SAmar #define MMC_CMD_RES_MAN 62 1013690d6d6SAmar 1023690d6d6SAmar #define MMC_CMD62_ARG1 0xefac62ec 1033690d6d6SAmar #define MMC_CMD62_ARG2 0xcbaea7 1043690d6d6SAmar 105341188b9SHaavard Skinnemoen 106341188b9SHaavard Skinnemoen #define SD_CMD_SEND_RELATIVE_ADDR 3 107272cc70bSAndy Fleming #define SD_CMD_SWITCH_FUNC 6 108341188b9SHaavard Skinnemoen #define SD_CMD_SEND_IF_COND 8 109f022d36eSOtavio Salvador #define SD_CMD_SWITCH_UHS18V 11 110341188b9SHaavard Skinnemoen 111341188b9SHaavard Skinnemoen #define SD_CMD_APP_SET_BUS_WIDTH 6 112e6f99a56SLei Wen #define SD_CMD_ERASE_WR_BLK_START 32 113e6f99a56SLei Wen #define SD_CMD_ERASE_WR_BLK_END 33 114341188b9SHaavard Skinnemoen #define SD_CMD_APP_SEND_OP_COND 41 115272cc70bSAndy Fleming #define SD_CMD_APP_SEND_SCR 51 116272cc70bSAndy Fleming 117272cc70bSAndy Fleming /* SCR definitions in different words */ 118272cc70bSAndy Fleming #define SD_HIGHSPEED_BUSY 0x00020000 119272cc70bSAndy Fleming #define SD_HIGHSPEED_SUPPORTED 0x00020000 120272cc70bSAndy Fleming 1210b453ffeSRabin Vincent #define OCR_BUSY 0x80000000 122272cc70bSAndy Fleming #define OCR_HCS 0x40000000 12331cacbabSRaffaele Recalcati #define OCR_VOLTAGE_MASK 0x007FFF80 12431cacbabSRaffaele Recalcati #define OCR_ACCESS_MODE 0x60000000 125272cc70bSAndy Fleming 126e6f99a56SLei Wen #define SECURE_ERASE 0x80000000 127e6f99a56SLei Wen 1285d4fc8d9SRaffaele Recalcati #define MMC_STATUS_MASK (~0x0206BF7F) 1296b2221b0SAndrew Gabbasov #define MMC_STATUS_SWITCH_ERROR (1 << 7) 1305d4fc8d9SRaffaele Recalcati #define MMC_STATUS_RDY_FOR_DATA (1 << 8) 1315d4fc8d9SRaffaele Recalcati #define MMC_STATUS_CURR_STATE (0xf << 9) 132ed018b21SThomas Chou #define MMC_STATUS_ERROR (1 << 19) 1335d4fc8d9SRaffaele Recalcati 134d617c426SJan Kloetzke #define MMC_STATE_PRG (7 << 9) 135d617c426SJan Kloetzke 136272cc70bSAndy Fleming #define MMC_VDD_165_195 0x00000080 /* VDD voltage 1.65 - 1.95 */ 137272cc70bSAndy Fleming #define MMC_VDD_20_21 0x00000100 /* VDD voltage 2.0 ~ 2.1 */ 138272cc70bSAndy Fleming #define MMC_VDD_21_22 0x00000200 /* VDD voltage 2.1 ~ 2.2 */ 139272cc70bSAndy Fleming #define MMC_VDD_22_23 0x00000400 /* VDD voltage 2.2 ~ 2.3 */ 140272cc70bSAndy Fleming #define MMC_VDD_23_24 0x00000800 /* VDD voltage 2.3 ~ 2.4 */ 141272cc70bSAndy Fleming #define MMC_VDD_24_25 0x00001000 /* VDD voltage 2.4 ~ 2.5 */ 142272cc70bSAndy Fleming #define MMC_VDD_25_26 0x00002000 /* VDD voltage 2.5 ~ 2.6 */ 143272cc70bSAndy Fleming #define MMC_VDD_26_27 0x00004000 /* VDD voltage 2.6 ~ 2.7 */ 144272cc70bSAndy Fleming #define MMC_VDD_27_28 0x00008000 /* VDD voltage 2.7 ~ 2.8 */ 145272cc70bSAndy Fleming #define MMC_VDD_28_29 0x00010000 /* VDD voltage 2.8 ~ 2.9 */ 146272cc70bSAndy Fleming #define MMC_VDD_29_30 0x00020000 /* VDD voltage 2.9 ~ 3.0 */ 147272cc70bSAndy Fleming #define MMC_VDD_30_31 0x00040000 /* VDD voltage 3.0 ~ 3.1 */ 148272cc70bSAndy Fleming #define MMC_VDD_31_32 0x00080000 /* VDD voltage 3.1 ~ 3.2 */ 149272cc70bSAndy Fleming #define MMC_VDD_32_33 0x00100000 /* VDD voltage 3.2 ~ 3.3 */ 150272cc70bSAndy Fleming #define MMC_VDD_33_34 0x00200000 /* VDD voltage 3.3 ~ 3.4 */ 151272cc70bSAndy Fleming #define MMC_VDD_34_35 0x00400000 /* VDD voltage 3.4 ~ 3.5 */ 152272cc70bSAndy Fleming #define MMC_VDD_35_36 0x00800000 /* VDD voltage 3.5 ~ 3.6 */ 153272cc70bSAndy Fleming 154272cc70bSAndy Fleming #define MMC_SWITCH_MODE_CMD_SET 0x00 /* Change the command set */ 155272cc70bSAndy Fleming #define MMC_SWITCH_MODE_SET_BITS 0x01 /* Set bits in EXT_CSD byte 156272cc70bSAndy Fleming addressed by index which are 157272cc70bSAndy Fleming 1 in value field */ 158272cc70bSAndy Fleming #define MMC_SWITCH_MODE_CLEAR_BITS 0x02 /* Clear bits in EXT_CSD byte 159272cc70bSAndy Fleming addressed by index, which are 160272cc70bSAndy Fleming 1 in value field */ 161272cc70bSAndy Fleming #define MMC_SWITCH_MODE_WRITE_BYTE 0x03 /* Set target byte to value */ 162272cc70bSAndy Fleming 163272cc70bSAndy Fleming #define SD_SWITCH_CHECK 0 164272cc70bSAndy Fleming #define SD_SWITCH_SWITCH 1 165272cc70bSAndy Fleming 166272cc70bSAndy Fleming /* 167272cc70bSAndy Fleming * EXT_CSD fields 168272cc70bSAndy Fleming */ 169a7f852b6SDiego Santa Cruz #define EXT_CSD_ENH_START_ADDR 136 /* R/W */ 170a7f852b6SDiego Santa Cruz #define EXT_CSD_ENH_SIZE_MULT 140 /* R/W */ 171f866a46dSStephen Warren #define EXT_CSD_GP_SIZE_MULT 143 /* R/W */ 172d7b29129SMarkus Niebel #define EXT_CSD_PARTITION_SETTING 155 /* R/W */ 1731937e5aaSOliver Metz #define EXT_CSD_PARTITIONS_ATTRIBUTE 156 /* R/W */ 174ac9da0e0SDiego Santa Cruz #define EXT_CSD_MAX_ENH_SIZE_MULT 157 /* R */ 1750560db18SLei Wen #define EXT_CSD_PARTITIONING_SUPPORT 160 /* RO */ 17633ace362STom Rini #define EXT_CSD_RST_N_FUNCTION 162 /* R/W */ 1778dda5b0eSDiego Santa Cruz #define EXT_CSD_WR_REL_PARAM 166 /* R */ 1788dda5b0eSDiego Santa Cruz #define EXT_CSD_WR_REL_SET 167 /* R/W */ 179f866a46dSStephen Warren #define EXT_CSD_RPMB_MULT 168 /* RO */ 1800560db18SLei Wen #define EXT_CSD_ERASE_GROUP_DEF 175 /* R/W */ 1813690d6d6SAmar #define EXT_CSD_BOOT_BUS_WIDTH 177 182bc897b1dSLei Wen #define EXT_CSD_PART_CONF 179 /* R/W */ 183272cc70bSAndy Fleming #define EXT_CSD_BUS_WIDTH 183 /* R/W */ 184272cc70bSAndy Fleming #define EXT_CSD_HS_TIMING 185 /* R/W */ 185272cc70bSAndy Fleming #define EXT_CSD_REV 192 /* RO */ 1860560db18SLei Wen #define EXT_CSD_CARD_TYPE 196 /* RO */ 187272cc70bSAndy Fleming #define EXT_CSD_SEC_CNT 212 /* RO, 4 bytes */ 188f866a46dSStephen Warren #define EXT_CSD_HC_WP_GRP_SIZE 221 /* RO */ 1890560db18SLei Wen #define EXT_CSD_HC_ERASE_GRP_SIZE 224 /* RO */ 1908948ea83SStephen Warren #define EXT_CSD_BOOT_MULT 226 /* RO */ 191272cc70bSAndy Fleming 192272cc70bSAndy Fleming /* 193272cc70bSAndy Fleming * EXT_CSD field definitions 194272cc70bSAndy Fleming */ 195272cc70bSAndy Fleming 196272cc70bSAndy Fleming #define EXT_CSD_CMD_SET_NORMAL (1 << 0) 197272cc70bSAndy Fleming #define EXT_CSD_CMD_SET_SECURE (1 << 1) 198272cc70bSAndy Fleming #define EXT_CSD_CMD_SET_CPSECURE (1 << 2) 199272cc70bSAndy Fleming 200272cc70bSAndy Fleming #define EXT_CSD_CARD_TYPE_26 (1 << 0) /* Card can run at 26MHz */ 201272cc70bSAndy Fleming #define EXT_CSD_CARD_TYPE_52 (1 << 1) /* Card can run at 52MHz */ 202d22e3d46SJaehoon Chung #define EXT_CSD_CARD_TYPE_DDR_1_8V (1 << 2) 203d22e3d46SJaehoon Chung #define EXT_CSD_CARD_TYPE_DDR_1_2V (1 << 3) 204d22e3d46SJaehoon Chung #define EXT_CSD_CARD_TYPE_DDR_52 (EXT_CSD_CARD_TYPE_DDR_1_8V \ 205d22e3d46SJaehoon Chung | EXT_CSD_CARD_TYPE_DDR_1_2V) 206272cc70bSAndy Fleming 207272cc70bSAndy Fleming #define EXT_CSD_BUS_WIDTH_1 0 /* Card is in 1 bit mode */ 208272cc70bSAndy Fleming #define EXT_CSD_BUS_WIDTH_4 1 /* Card is in 4 bit mode */ 209272cc70bSAndy Fleming #define EXT_CSD_BUS_WIDTH_8 2 /* Card is in 8 bit mode */ 210d22e3d46SJaehoon Chung #define EXT_CSD_DDR_BUS_WIDTH_4 5 /* Card is in 4 bit DDR mode */ 211d22e3d46SJaehoon Chung #define EXT_CSD_DDR_BUS_WIDTH_8 6 /* Card is in 8 bit DDR mode */ 212341188b9SHaavard Skinnemoen 2133690d6d6SAmar #define EXT_CSD_BOOT_ACK_ENABLE (1 << 6) 2143690d6d6SAmar #define EXT_CSD_BOOT_PARTITION_ENABLE (1 << 3) 2153690d6d6SAmar #define EXT_CSD_PARTITION_ACCESS_ENABLE (1 << 0) 2163690d6d6SAmar #define EXT_CSD_PARTITION_ACCESS_DISABLE (0 << 0) 2173690d6d6SAmar 2183690d6d6SAmar #define EXT_CSD_BOOT_ACK(x) (x << 6) 2193690d6d6SAmar #define EXT_CSD_BOOT_PART_NUM(x) (x << 3) 2203690d6d6SAmar #define EXT_CSD_PARTITION_ACCESS(x) (x << 0) 2213690d6d6SAmar 2225a99b9deSTom Rini #define EXT_CSD_BOOT_BUS_WIDTH_MODE(x) (x << 3) 2235a99b9deSTom Rini #define EXT_CSD_BOOT_BUS_WIDTH_RESET(x) (x << 2) 2245a99b9deSTom Rini #define EXT_CSD_BOOT_BUS_WIDTH_WIDTH(x) (x) 2253690d6d6SAmar 226d7b29129SMarkus Niebel #define EXT_CSD_PARTITION_SETTING_COMPLETED (1 << 0) 227d7b29129SMarkus Niebel 228c3dbb4f9SDiego Santa Cruz #define EXT_CSD_ENH_USR (1 << 0) /* user data area is enhanced */ 229c3dbb4f9SDiego Santa Cruz #define EXT_CSD_ENH_GP(x) (1 << ((x)+1)) /* GP part (x+1) is enhanced */ 230c3dbb4f9SDiego Santa Cruz 2318dda5b0eSDiego Santa Cruz #define EXT_CSD_HS_CTRL_REL (1 << 0) /* host controlled WR_REL_SET */ 2328dda5b0eSDiego Santa Cruz 2338dda5b0eSDiego Santa Cruz #define EXT_CSD_WR_DATA_REL_USR (1 << 0) /* user data area WR_REL */ 2348dda5b0eSDiego Santa Cruz #define EXT_CSD_WR_DATA_REL_GP(x) (1 << ((x)+1)) /* GP part (x+1) WR_REL */ 2358dda5b0eSDiego Santa Cruz 2361de97f98SAndy Fleming #define R1_ILLEGAL_COMMAND (1 << 22) 2371de97f98SAndy Fleming #define R1_APP_CMD (1 << 5) 2381de97f98SAndy Fleming 239272cc70bSAndy Fleming #define MMC_RSP_PRESENT (1 << 0) 240272cc70bSAndy Fleming #define MMC_RSP_136 (1 << 1) /* 136 bit response */ 241272cc70bSAndy Fleming #define MMC_RSP_CRC (1 << 2) /* expect valid crc */ 242272cc70bSAndy Fleming #define MMC_RSP_BUSY (1 << 3) /* card may send busy */ 243272cc70bSAndy Fleming #define MMC_RSP_OPCODE (1 << 4) /* response contains opcode */ 244272cc70bSAndy Fleming 245272cc70bSAndy Fleming #define MMC_RSP_NONE (0) 246272cc70bSAndy Fleming #define MMC_RSP_R1 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE) 247272cc70bSAndy Fleming #define MMC_RSP_R1b (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE| \ 248272cc70bSAndy Fleming MMC_RSP_BUSY) 249272cc70bSAndy Fleming #define MMC_RSP_R2 (MMC_RSP_PRESENT|MMC_RSP_136|MMC_RSP_CRC) 250272cc70bSAndy Fleming #define MMC_RSP_R3 (MMC_RSP_PRESENT) 251272cc70bSAndy Fleming #define MMC_RSP_R4 (MMC_RSP_PRESENT) 252272cc70bSAndy Fleming #define MMC_RSP_R5 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE) 253272cc70bSAndy Fleming #define MMC_RSP_R6 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE) 254272cc70bSAndy Fleming #define MMC_RSP_R7 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE) 255272cc70bSAndy Fleming 256bc897b1dSLei Wen #define MMCPART_NOAVAILABLE (0xff) 257bc897b1dSLei Wen #define PART_ACCESS_MASK (0x7) 258bc897b1dSLei Wen #define PART_SUPPORT (0x1) 259c3dbb4f9SDiego Santa Cruz #define ENHNCD_SUPPORT (0x2) 2601937e5aaSOliver Metz #define PART_ENH_ATTRIB (0x1f) 26171f95118Swdenk 2628bfa195eSSimon Glass /* Maximum block size for MMC */ 2638bfa195eSSimon Glass #define MMC_MAX_BLOCK_LEN 512 2648bfa195eSSimon Glass 2653690d6d6SAmar /* The number of MMC physical partitions. These consist of: 2663690d6d6SAmar * boot partitions (2), general purpose partitions (4) in MMC v4.4. 2673690d6d6SAmar */ 2683690d6d6SAmar #define MMC_NUM_BOOT_PARTITION 2 26991fdabc6SPierre Aubert #define MMC_PART_RPMB 3 /* RPMB partition number */ 2703690d6d6SAmar 2711de97f98SAndy Fleming struct mmc_cid { 2721de97f98SAndy Fleming unsigned long psn; 2731de97f98SAndy Fleming unsigned short oid; 2741de97f98SAndy Fleming unsigned char mid; 2751de97f98SAndy Fleming unsigned char prv; 2761de97f98SAndy Fleming unsigned char mdt; 2771de97f98SAndy Fleming char pnm[7]; 2781de97f98SAndy Fleming }; 2791de97f98SAndy Fleming 280272cc70bSAndy Fleming struct mmc_cmd { 281272cc70bSAndy Fleming ushort cmdidx; 282272cc70bSAndy Fleming uint resp_type; 283272cc70bSAndy Fleming uint cmdarg; 2840b453ffeSRabin Vincent uint response[4]; 285272cc70bSAndy Fleming }; 286272cc70bSAndy Fleming 287272cc70bSAndy Fleming struct mmc_data { 288272cc70bSAndy Fleming union { 289272cc70bSAndy Fleming char *dest; 290272cc70bSAndy Fleming const char *src; /* src buffers don't get written to */ 291272cc70bSAndy Fleming }; 292272cc70bSAndy Fleming uint flags; 293272cc70bSAndy Fleming uint blocks; 294272cc70bSAndy Fleming uint blocksize; 295272cc70bSAndy Fleming }; 296272cc70bSAndy Fleming 297ab769f22SPantelis Antoniou /* forward decl. */ 298ab769f22SPantelis Antoniou struct mmc; 299ab769f22SPantelis Antoniou 300ab769f22SPantelis Antoniou struct mmc_ops { 301ab769f22SPantelis Antoniou int (*send_cmd)(struct mmc *mmc, 302ab769f22SPantelis Antoniou struct mmc_cmd *cmd, struct mmc_data *data); 303ab769f22SPantelis Antoniou void (*set_ios)(struct mmc *mmc); 304ab769f22SPantelis Antoniou int (*init)(struct mmc *mmc); 305ab769f22SPantelis Antoniou int (*getcd)(struct mmc *mmc); 306ab769f22SPantelis Antoniou int (*getwp)(struct mmc *mmc); 307ab769f22SPantelis Antoniou }; 308ab769f22SPantelis Antoniou 30993bfd616SPantelis Antoniou struct mmc_config { 31093bfd616SPantelis Antoniou const char *name; 31193bfd616SPantelis Antoniou const struct mmc_ops *ops; 31293bfd616SPantelis Antoniou uint host_caps; 313272cc70bSAndy Fleming uint voltages; 314272cc70bSAndy Fleming uint f_min; 315272cc70bSAndy Fleming uint f_max; 31693bfd616SPantelis Antoniou uint b_max; 31793bfd616SPantelis Antoniou unsigned char part_type; 31893bfd616SPantelis Antoniou }; 31993bfd616SPantelis Antoniou 32093bfd616SPantelis Antoniou /* TODO struct mmc should be in mmc_private but it's hard to fix right now */ 32193bfd616SPantelis Antoniou struct mmc { 32293bfd616SPantelis Antoniou struct list_head link; 32393bfd616SPantelis Antoniou const struct mmc_config *cfg; /* provided configuration */ 32493bfd616SPantelis Antoniou uint version; 32593bfd616SPantelis Antoniou void *priv; 32693bfd616SPantelis Antoniou uint has_init; 327272cc70bSAndy Fleming int high_capacity; 328272cc70bSAndy Fleming uint bus_width; 329272cc70bSAndy Fleming uint clock; 330272cc70bSAndy Fleming uint card_caps; 331272cc70bSAndy Fleming uint ocr; 332ab71188cSMarkus Niebel uint dsr; 333ab71188cSMarkus Niebel uint dsr_imp; 334272cc70bSAndy Fleming uint scr[2]; 335272cc70bSAndy Fleming uint csd[4]; 3360b453ffeSRabin Vincent uint cid[4]; 337272cc70bSAndy Fleming ushort rca; 338c3dbb4f9SDiego Santa Cruz u8 part_support; 339c3dbb4f9SDiego Santa Cruz u8 part_attr; 3409e41a00bSDiego Santa Cruz u8 wr_rel_set; 341bc897b1dSLei Wen char part_config; 342bc897b1dSLei Wen char part_num; 343272cc70bSAndy Fleming uint tran_speed; 344272cc70bSAndy Fleming uint read_bl_len; 345272cc70bSAndy Fleming uint write_bl_len; 346a4ff9f83SDiego Santa Cruz uint erase_grp_size; /* in 512-byte sectors */ 347037dc0abSDiego Santa Cruz uint hc_wp_grp_size; /* in 512-byte sectors */ 348272cc70bSAndy Fleming u64 capacity; 349f866a46dSStephen Warren u64 capacity_user; 350f866a46dSStephen Warren u64 capacity_boot; 351f866a46dSStephen Warren u64 capacity_rpmb; 352f866a46dSStephen Warren u64 capacity_gp[4]; 353a7f852b6SDiego Santa Cruz u64 enh_user_start; 354a7f852b6SDiego Santa Cruz u64 enh_user_size; 355272cc70bSAndy Fleming block_dev_desc_t block_dev; 356e9550449SChe-Liang Chiou char op_cond_pending; /* 1 if we are waiting on an op_cond command */ 357e9550449SChe-Liang Chiou char init_in_progress; /* 1 if we have done mmc_start_init() */ 358e9550449SChe-Liang Chiou char preinit; /* start init as early as possible */ 359e9550449SChe-Liang Chiou uint op_cond_response; /* the response byte from the last op_cond */ 360786e8f81SAndrew Gabbasov int ddr_mode; 361272cc70bSAndy Fleming }; 362272cc70bSAndy Fleming 363ac9da0e0SDiego Santa Cruz struct mmc_hwpart_conf { 364ac9da0e0SDiego Santa Cruz struct { 365ac9da0e0SDiego Santa Cruz uint enh_start; /* in 512-byte sectors */ 366ac9da0e0SDiego Santa Cruz uint enh_size; /* in 512-byte sectors, if 0 no enh area */ 3678dda5b0eSDiego Santa Cruz unsigned wr_rel_change : 1; 3688dda5b0eSDiego Santa Cruz unsigned wr_rel_set : 1; 369ac9da0e0SDiego Santa Cruz } user; 370ac9da0e0SDiego Santa Cruz struct { 371ac9da0e0SDiego Santa Cruz uint size; /* in 512-byte sectors */ 3728dda5b0eSDiego Santa Cruz unsigned enhanced : 1; 3738dda5b0eSDiego Santa Cruz unsigned wr_rel_change : 1; 3748dda5b0eSDiego Santa Cruz unsigned wr_rel_set : 1; 375ac9da0e0SDiego Santa Cruz } gp_part[4]; 376ac9da0e0SDiego Santa Cruz }; 377ac9da0e0SDiego Santa Cruz 378ac9da0e0SDiego Santa Cruz enum mmc_hwpart_conf_mode { 379ac9da0e0SDiego Santa Cruz MMC_HWPART_CONF_CHECK, 380ac9da0e0SDiego Santa Cruz MMC_HWPART_CONF_SET, 381ac9da0e0SDiego Santa Cruz MMC_HWPART_CONF_COMPLETE, 382ac9da0e0SDiego Santa Cruz }; 383ac9da0e0SDiego Santa Cruz 384272cc70bSAndy Fleming int mmc_register(struct mmc *mmc); 38593bfd616SPantelis Antoniou struct mmc *mmc_create(const struct mmc_config *cfg, void *priv); 38693bfd616SPantelis Antoniou void mmc_destroy(struct mmc *mmc); 387272cc70bSAndy Fleming int mmc_initialize(bd_t *bis); 388272cc70bSAndy Fleming int mmc_init(struct mmc *mmc); 389272cc70bSAndy Fleming int mmc_read(struct mmc *mmc, u64 src, uchar *dst, int size); 3904a6ee172SJerry Huang void mmc_set_clock(struct mmc *mmc, uint clock); 391272cc70bSAndy Fleming struct mmc *find_mmc_device(int dev_num); 39289716964SSteve Sakoman int mmc_set_dev(int dev_num); 393272cc70bSAndy Fleming void print_mmc_devices(char separator); 394ea6ebe21SLei Wen int get_mmc_num(void); 395bc897b1dSLei Wen int mmc_switch_part(int dev_num, unsigned int part_num); 396ac9da0e0SDiego Santa Cruz int mmc_hwpart_config(struct mmc *mmc, const struct mmc_hwpart_conf *conf, 397ac9da0e0SDiego Santa Cruz enum mmc_hwpart_conf_mode mode); 39848972d90SThierry Reding int mmc_getcd(struct mmc *mmc); 399750121c3SJeroen Hofstee int board_mmc_getcd(struct mmc *mmc); 400d23d8d7eSNikita Kiryanov int mmc_getwp(struct mmc *mmc); 401750121c3SJeroen Hofstee int board_mmc_getwp(struct mmc *mmc); 402ab71188cSMarkus Niebel int mmc_set_dsr(struct mmc *mmc, u16 val); 4033690d6d6SAmar /* Function to change the size of boot partition and rpmb partitions */ 4043690d6d6SAmar int mmc_boot_partition_size_change(struct mmc *mmc, unsigned long bootsize, 4053690d6d6SAmar unsigned long rpmbsize); 406792970b0STom Rini /* Function to modify the PARTITION_CONFIG field of EXT_CSD */ 407792970b0STom Rini int mmc_set_part_conf(struct mmc *mmc, u8 ack, u8 part_num, u8 access); 4085a99b9deSTom Rini /* Function to modify the BOOT_BUS_WIDTH field of EXT_CSD */ 4095a99b9deSTom Rini int mmc_set_boot_bus_width(struct mmc *mmc, u8 width, u8 reset, u8 mode); 41033ace362STom Rini /* Function to modify the RST_n_FUNCTION field of EXT_CSD */ 41133ace362STom Rini int mmc_set_rst_n_function(struct mmc *mmc, u8 enable); 41291fdabc6SPierre Aubert /* Functions to read / write the RPMB partition */ 41391fdabc6SPierre Aubert int mmc_rpmb_set_key(struct mmc *mmc, void *key); 41491fdabc6SPierre Aubert int mmc_rpmb_get_counter(struct mmc *mmc, unsigned long *counter); 41591fdabc6SPierre Aubert int mmc_rpmb_read(struct mmc *mmc, void *addr, unsigned short blk, 41691fdabc6SPierre Aubert unsigned short cnt, unsigned char *key); 41791fdabc6SPierre Aubert int mmc_rpmb_write(struct mmc *mmc, void *addr, unsigned short blk, 41891fdabc6SPierre Aubert unsigned short cnt, unsigned char *key); 419e9550449SChe-Liang Chiou /** 420e9550449SChe-Liang Chiou * Start device initialization and return immediately; it does not block on 421e9550449SChe-Liang Chiou * polling OCR (operation condition register) status. Then you should call 422e9550449SChe-Liang Chiou * mmc_init, which would block on polling OCR status and complete the device 423e9550449SChe-Liang Chiou * initializatin. 424e9550449SChe-Liang Chiou * 425e9550449SChe-Liang Chiou * @param mmc Pointer to a MMC device struct 426e9550449SChe-Liang Chiou * @return 0 on success, IN_PROGRESS on waiting for OCR status, <0 on error. 427e9550449SChe-Liang Chiou */ 428e9550449SChe-Liang Chiou int mmc_start_init(struct mmc *mmc); 429e9550449SChe-Liang Chiou 430e9550449SChe-Liang Chiou /** 431e9550449SChe-Liang Chiou * Set preinit flag of mmc device. 432e9550449SChe-Liang Chiou * 433e9550449SChe-Liang Chiou * This will cause the device to be pre-inited during mmc_initialize(), 434e9550449SChe-Liang Chiou * which may save boot time if the device is not accessed until later. 435e9550449SChe-Liang Chiou * Some eMMC devices take 200-300ms to init, but unfortunately they 436e9550449SChe-Liang Chiou * must be sent a series of commands to even get them to start preparing 437e9550449SChe-Liang Chiou * for operation. 438e9550449SChe-Liang Chiou * 439e9550449SChe-Liang Chiou * @param mmc Pointer to a MMC device struct 440e9550449SChe-Liang Chiou * @param preinit preinit flag value 441e9550449SChe-Liang Chiou */ 442e9550449SChe-Liang Chiou void mmc_set_preinit(struct mmc *mmc, int preinit); 443e9550449SChe-Liang Chiou 4441592ef85SReinhard Meyer #ifdef CONFIG_GENERIC_MMC 4458687d5c8SPaul Burton #ifdef CONFIG_MMC_SPI 4460b2da7e2STom Rini #define mmc_host_is_spi(mmc) ((mmc)->cfg->host_caps & MMC_MODE_SPI) 4478687d5c8SPaul Burton #else 4488687d5c8SPaul Burton #define mmc_host_is_spi(mmc) 0 4498687d5c8SPaul Burton #endif 450d52ebf10SThomas Chou struct mmc *mmc_spi_init(uint bus, uint cs, uint speed, uint mode); 4511592ef85SReinhard Meyer #else 452272cc70bSAndy Fleming int mmc_legacy_init(int verbose); 453272cc70bSAndy Fleming #endif 4541592ef85SReinhard Meyer 45595de9ab2SPaul Kocialkowski void board_mmc_power_init(void); 4563c7ca967SFabio Estevam int board_mmc_init(bd_t *bis); 457750121c3SJeroen Hofstee int cpu_mmc_init(bd_t *bis); 458aeb80555SJeroen Hofstee int mmc_get_env_addr(struct mmc *mmc, int copy, u32 *env_addr); 4593c7ca967SFabio Estevam 46091785f70SSimon Glass struct pci_device_id; 46191785f70SSimon Glass 46291785f70SSimon Glass /** 46391785f70SSimon Glass * pci_mmc_init() - set up PCI MMC devices 46491785f70SSimon Glass * 46591785f70SSimon Glass * This finds all the matching PCI IDs and sets them up as MMC devices. 46691785f70SSimon Glass * 46791785f70SSimon Glass * @name: Name to use for devices 46891785f70SSimon Glass * @mmc_supported: PCI IDs to search for 46991785f70SSimon Glass * @num_ids: Number of elements in @mmc_supported 47091785f70SSimon Glass */ 47191785f70SSimon Glass int pci_mmc_init(const char *name, struct pci_device_id *mmc_supported, 47291785f70SSimon Glass int num_ids); 47391785f70SSimon Glass 47493bfd616SPantelis Antoniou /* Set block count limit because of 16 bit register limit on some hardware*/ 47593bfd616SPantelis Antoniou #ifndef CONFIG_SYS_MMC_MAX_BLK_COUNT 47693bfd616SPantelis Antoniou #define CONFIG_SYS_MMC_MAX_BLK_COUNT 65535 47793bfd616SPantelis Antoniou #endif 47893bfd616SPantelis Antoniou 47971f95118Swdenk #endif /* _MMC_H_ */ 480