171f95118Swdenk /* 24a6ee172SJerry Huang * Copyright 2008,2010 Freescale Semiconductor, Inc 3272cc70bSAndy Fleming * Andy Fleming 4272cc70bSAndy Fleming * 5272cc70bSAndy Fleming * Based (loosely) on the Linux code 671f95118Swdenk * 771f95118Swdenk * See file CREDITS for list of people who contributed to this 871f95118Swdenk * project. 971f95118Swdenk * 1071f95118Swdenk * This program is free software; you can redistribute it and/or 1171f95118Swdenk * modify it under the terms of the GNU General Public License as 1271f95118Swdenk * published by the Free Software Foundation; either version 2 of 1371f95118Swdenk * the License, or (at your option) any later version. 1471f95118Swdenk * 1571f95118Swdenk * This program is distributed in the hope that it will be useful, 1671f95118Swdenk * but WITHOUT ANY WARRANTY; without even the implied warranty of 1771f95118Swdenk * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 1871f95118Swdenk * GNU General Public License for more details. 1971f95118Swdenk * 2071f95118Swdenk * You should have received a copy of the GNU General Public License 2171f95118Swdenk * along with this program; if not, write to the Free Software 2271f95118Swdenk * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 2371f95118Swdenk * MA 02111-1307 USA 2471f95118Swdenk */ 2571f95118Swdenk 2671f95118Swdenk #ifndef _MMC_H_ 2771f95118Swdenk #define _MMC_H_ 2871f95118Swdenk 29272cc70bSAndy Fleming #include <linux/list.h> 300d986e61SLad, Prabhakar #include <linux/compiler.h> 31272cc70bSAndy Fleming 32272cc70bSAndy Fleming #define SD_VERSION_SD 0x20000 331741c64dSJaehoon Chung #define SD_VERSION_3 (SD_VERSION_SD | 0x300) 3464f4a619SJaehoon Chung #define SD_VERSION_2 (SD_VERSION_SD | 0x200) 3564f4a619SJaehoon Chung #define SD_VERSION_1_0 (SD_VERSION_SD | 0x100) 3664f4a619SJaehoon Chung #define SD_VERSION_1_10 (SD_VERSION_SD | 0x10a) 37272cc70bSAndy Fleming #define MMC_VERSION_MMC 0x10000 38272cc70bSAndy Fleming #define MMC_VERSION_UNKNOWN (MMC_VERSION_MMC) 3964f4a619SJaehoon Chung #define MMC_VERSION_1_2 (MMC_VERSION_MMC | 0x102) 4064f4a619SJaehoon Chung #define MMC_VERSION_1_4 (MMC_VERSION_MMC | 0x104) 4164f4a619SJaehoon Chung #define MMC_VERSION_2_2 (MMC_VERSION_MMC | 0x202) 4264f4a619SJaehoon Chung #define MMC_VERSION_3 (MMC_VERSION_MMC | 0x300) 4364f4a619SJaehoon Chung #define MMC_VERSION_4 (MMC_VERSION_MMC | 0x400) 4464f4a619SJaehoon Chung #define MMC_VERSION_4_1 (MMC_VERSION_MMC | 0x401) 4564f4a619SJaehoon Chung #define MMC_VERSION_4_2 (MMC_VERSION_MMC | 0x402) 4664f4a619SJaehoon Chung #define MMC_VERSION_4_3 (MMC_VERSION_MMC | 0x403) 4764f4a619SJaehoon Chung #define MMC_VERSION_4_41 (MMC_VERSION_MMC | 0x429) 4864f4a619SJaehoon Chung #define MMC_VERSION_4_5 (MMC_VERSION_MMC | 0x405) 49272cc70bSAndy Fleming 50272cc70bSAndy Fleming #define MMC_MODE_HS 0x001 51272cc70bSAndy Fleming #define MMC_MODE_HS_52MHz 0x010 52272cc70bSAndy Fleming #define MMC_MODE_4BIT 0x100 53272cc70bSAndy Fleming #define MMC_MODE_8BIT 0x200 54d52ebf10SThomas Chou #define MMC_MODE_SPI 0x400 55b1f1e821SŁukasz Majewski #define MMC_MODE_HC 0x800 56272cc70bSAndy Fleming 5762722036SŁukasz Majewski #define MMC_MODE_MASK_WIDTH_BITS (MMC_MODE_4BIT | MMC_MODE_8BIT) 5862722036SŁukasz Majewski #define MMC_MODE_WIDTH_BITS_SHIFT 8 5962722036SŁukasz Majewski 60272cc70bSAndy Fleming #define SD_DATA_4BIT 0x00040000 61272cc70bSAndy Fleming 6279b91de9SAlbin Tonnerre #define IS_SD(x) (x->version & SD_VERSION_SD) 63272cc70bSAndy Fleming 64272cc70bSAndy Fleming #define MMC_DATA_READ 1 65272cc70bSAndy Fleming #define MMC_DATA_WRITE 2 66272cc70bSAndy Fleming 67272cc70bSAndy Fleming #define NO_CARD_ERR -16 /* No SD/MMC card inserted */ 68272cc70bSAndy Fleming #define UNUSABLE_ERR -17 /* Unusable Card */ 69272cc70bSAndy Fleming #define COMM_ERR -18 /* Communications Error */ 70272cc70bSAndy Fleming #define TIMEOUT -19 71272cc70bSAndy Fleming 72341188b9SHaavard Skinnemoen #define MMC_CMD_GO_IDLE_STATE 0 73341188b9SHaavard Skinnemoen #define MMC_CMD_SEND_OP_COND 1 74341188b9SHaavard Skinnemoen #define MMC_CMD_ALL_SEND_CID 2 75341188b9SHaavard Skinnemoen #define MMC_CMD_SET_RELATIVE_ADDR 3 76341188b9SHaavard Skinnemoen #define MMC_CMD_SET_DSR 4 77272cc70bSAndy Fleming #define MMC_CMD_SWITCH 6 78341188b9SHaavard Skinnemoen #define MMC_CMD_SELECT_CARD 7 79272cc70bSAndy Fleming #define MMC_CMD_SEND_EXT_CSD 8 80341188b9SHaavard Skinnemoen #define MMC_CMD_SEND_CSD 9 81341188b9SHaavard Skinnemoen #define MMC_CMD_SEND_CID 10 82272cc70bSAndy Fleming #define MMC_CMD_STOP_TRANSMISSION 12 83341188b9SHaavard Skinnemoen #define MMC_CMD_SEND_STATUS 13 84341188b9SHaavard Skinnemoen #define MMC_CMD_SET_BLOCKLEN 16 85341188b9SHaavard Skinnemoen #define MMC_CMD_READ_SINGLE_BLOCK 17 86341188b9SHaavard Skinnemoen #define MMC_CMD_READ_MULTIPLE_BLOCK 18 87272cc70bSAndy Fleming #define MMC_CMD_WRITE_SINGLE_BLOCK 24 88272cc70bSAndy Fleming #define MMC_CMD_WRITE_MULTIPLE_BLOCK 25 89e6f99a56SLei Wen #define MMC_CMD_ERASE_GROUP_START 35 90e6f99a56SLei Wen #define MMC_CMD_ERASE_GROUP_END 36 91e6f99a56SLei Wen #define MMC_CMD_ERASE 38 92341188b9SHaavard Skinnemoen #define MMC_CMD_APP_CMD 55 93d52ebf10SThomas Chou #define MMC_CMD_SPI_READ_OCR 58 94d52ebf10SThomas Chou #define MMC_CMD_SPI_CRC_ON_OFF 59 95*3690d6d6SAmar #define MMC_CMD_RES_MAN 62 96*3690d6d6SAmar 97*3690d6d6SAmar #define MMC_CMD62_ARG1 0xefac62ec 98*3690d6d6SAmar #define MMC_CMD62_ARG2 0xcbaea7 99*3690d6d6SAmar 100341188b9SHaavard Skinnemoen 101341188b9SHaavard Skinnemoen #define SD_CMD_SEND_RELATIVE_ADDR 3 102272cc70bSAndy Fleming #define SD_CMD_SWITCH_FUNC 6 103341188b9SHaavard Skinnemoen #define SD_CMD_SEND_IF_COND 8 104341188b9SHaavard Skinnemoen 105341188b9SHaavard Skinnemoen #define SD_CMD_APP_SET_BUS_WIDTH 6 106e6f99a56SLei Wen #define SD_CMD_ERASE_WR_BLK_START 32 107e6f99a56SLei Wen #define SD_CMD_ERASE_WR_BLK_END 33 108341188b9SHaavard Skinnemoen #define SD_CMD_APP_SEND_OP_COND 41 109272cc70bSAndy Fleming #define SD_CMD_APP_SEND_SCR 51 110272cc70bSAndy Fleming 111272cc70bSAndy Fleming /* SCR definitions in different words */ 112272cc70bSAndy Fleming #define SD_HIGHSPEED_BUSY 0x00020000 113272cc70bSAndy Fleming #define SD_HIGHSPEED_SUPPORTED 0x00020000 114272cc70bSAndy Fleming 115272cc70bSAndy Fleming #define MMC_HS_TIMING 0x00000100 116272cc70bSAndy Fleming #define MMC_HS_52MHZ 0x2 117272cc70bSAndy Fleming 1180b453ffeSRabin Vincent #define OCR_BUSY 0x80000000 119272cc70bSAndy Fleming #define OCR_HCS 0x40000000 12031cacbabSRaffaele Recalcati #define OCR_VOLTAGE_MASK 0x007FFF80 12131cacbabSRaffaele Recalcati #define OCR_ACCESS_MODE 0x60000000 122272cc70bSAndy Fleming 123e6f99a56SLei Wen #define SECURE_ERASE 0x80000000 124e6f99a56SLei Wen 1255d4fc8d9SRaffaele Recalcati #define MMC_STATUS_MASK (~0x0206BF7F) 1265d4fc8d9SRaffaele Recalcati #define MMC_STATUS_RDY_FOR_DATA (1 << 8) 1275d4fc8d9SRaffaele Recalcati #define MMC_STATUS_CURR_STATE (0xf << 9) 128ed018b21SThomas Chou #define MMC_STATUS_ERROR (1 << 19) 1295d4fc8d9SRaffaele Recalcati 130d617c426SJan Kloetzke #define MMC_STATE_PRG (7 << 9) 131d617c426SJan Kloetzke 132272cc70bSAndy Fleming #define MMC_VDD_165_195 0x00000080 /* VDD voltage 1.65 - 1.95 */ 133272cc70bSAndy Fleming #define MMC_VDD_20_21 0x00000100 /* VDD voltage 2.0 ~ 2.1 */ 134272cc70bSAndy Fleming #define MMC_VDD_21_22 0x00000200 /* VDD voltage 2.1 ~ 2.2 */ 135272cc70bSAndy Fleming #define MMC_VDD_22_23 0x00000400 /* VDD voltage 2.2 ~ 2.3 */ 136272cc70bSAndy Fleming #define MMC_VDD_23_24 0x00000800 /* VDD voltage 2.3 ~ 2.4 */ 137272cc70bSAndy Fleming #define MMC_VDD_24_25 0x00001000 /* VDD voltage 2.4 ~ 2.5 */ 138272cc70bSAndy Fleming #define MMC_VDD_25_26 0x00002000 /* VDD voltage 2.5 ~ 2.6 */ 139272cc70bSAndy Fleming #define MMC_VDD_26_27 0x00004000 /* VDD voltage 2.6 ~ 2.7 */ 140272cc70bSAndy Fleming #define MMC_VDD_27_28 0x00008000 /* VDD voltage 2.7 ~ 2.8 */ 141272cc70bSAndy Fleming #define MMC_VDD_28_29 0x00010000 /* VDD voltage 2.8 ~ 2.9 */ 142272cc70bSAndy Fleming #define MMC_VDD_29_30 0x00020000 /* VDD voltage 2.9 ~ 3.0 */ 143272cc70bSAndy Fleming #define MMC_VDD_30_31 0x00040000 /* VDD voltage 3.0 ~ 3.1 */ 144272cc70bSAndy Fleming #define MMC_VDD_31_32 0x00080000 /* VDD voltage 3.1 ~ 3.2 */ 145272cc70bSAndy Fleming #define MMC_VDD_32_33 0x00100000 /* VDD voltage 3.2 ~ 3.3 */ 146272cc70bSAndy Fleming #define MMC_VDD_33_34 0x00200000 /* VDD voltage 3.3 ~ 3.4 */ 147272cc70bSAndy Fleming #define MMC_VDD_34_35 0x00400000 /* VDD voltage 3.4 ~ 3.5 */ 148272cc70bSAndy Fleming #define MMC_VDD_35_36 0x00800000 /* VDD voltage 3.5 ~ 3.6 */ 149272cc70bSAndy Fleming 150272cc70bSAndy Fleming #define MMC_SWITCH_MODE_CMD_SET 0x00 /* Change the command set */ 151272cc70bSAndy Fleming #define MMC_SWITCH_MODE_SET_BITS 0x01 /* Set bits in EXT_CSD byte 152272cc70bSAndy Fleming addressed by index which are 153272cc70bSAndy Fleming 1 in value field */ 154272cc70bSAndy Fleming #define MMC_SWITCH_MODE_CLEAR_BITS 0x02 /* Clear bits in EXT_CSD byte 155272cc70bSAndy Fleming addressed by index, which are 156272cc70bSAndy Fleming 1 in value field */ 157272cc70bSAndy Fleming #define MMC_SWITCH_MODE_WRITE_BYTE 0x03 /* Set target byte to value */ 158272cc70bSAndy Fleming 159272cc70bSAndy Fleming #define SD_SWITCH_CHECK 0 160272cc70bSAndy Fleming #define SD_SWITCH_SWITCH 1 161272cc70bSAndy Fleming 162272cc70bSAndy Fleming /* 163272cc70bSAndy Fleming * EXT_CSD fields 164272cc70bSAndy Fleming */ 1650560db18SLei Wen #define EXT_CSD_PARTITIONING_SUPPORT 160 /* RO */ 1660560db18SLei Wen #define EXT_CSD_ERASE_GROUP_DEF 175 /* R/W */ 167*3690d6d6SAmar #define EXT_CSD_BOOT_BUS_WIDTH 177 168bc897b1dSLei Wen #define EXT_CSD_PART_CONF 179 /* R/W */ 169272cc70bSAndy Fleming #define EXT_CSD_BUS_WIDTH 183 /* R/W */ 170272cc70bSAndy Fleming #define EXT_CSD_HS_TIMING 185 /* R/W */ 171272cc70bSAndy Fleming #define EXT_CSD_REV 192 /* RO */ 1720560db18SLei Wen #define EXT_CSD_CARD_TYPE 196 /* RO */ 173272cc70bSAndy Fleming #define EXT_CSD_SEC_CNT 212 /* RO, 4 bytes */ 1740560db18SLei Wen #define EXT_CSD_HC_ERASE_GRP_SIZE 224 /* RO */ 1758948ea83SStephen Warren #define EXT_CSD_BOOT_MULT 226 /* RO */ 176272cc70bSAndy Fleming 177272cc70bSAndy Fleming /* 178272cc70bSAndy Fleming * EXT_CSD field definitions 179272cc70bSAndy Fleming */ 180272cc70bSAndy Fleming 181272cc70bSAndy Fleming #define EXT_CSD_CMD_SET_NORMAL (1 << 0) 182272cc70bSAndy Fleming #define EXT_CSD_CMD_SET_SECURE (1 << 1) 183272cc70bSAndy Fleming #define EXT_CSD_CMD_SET_CPSECURE (1 << 2) 184272cc70bSAndy Fleming 185272cc70bSAndy Fleming #define EXT_CSD_CARD_TYPE_26 (1 << 0) /* Card can run at 26MHz */ 186272cc70bSAndy Fleming #define EXT_CSD_CARD_TYPE_52 (1 << 1) /* Card can run at 52MHz */ 187272cc70bSAndy Fleming 188272cc70bSAndy Fleming #define EXT_CSD_BUS_WIDTH_1 0 /* Card is in 1 bit mode */ 189272cc70bSAndy Fleming #define EXT_CSD_BUS_WIDTH_4 1 /* Card is in 4 bit mode */ 190272cc70bSAndy Fleming #define EXT_CSD_BUS_WIDTH_8 2 /* Card is in 8 bit mode */ 191341188b9SHaavard Skinnemoen 192*3690d6d6SAmar #define EXT_CSD_BOOT_ACK_ENABLE (1 << 6) 193*3690d6d6SAmar #define EXT_CSD_BOOT_PARTITION_ENABLE (1 << 3) 194*3690d6d6SAmar #define EXT_CSD_PARTITION_ACCESS_ENABLE (1 << 0) 195*3690d6d6SAmar #define EXT_CSD_PARTITION_ACCESS_DISABLE (0 << 0) 196*3690d6d6SAmar 197*3690d6d6SAmar #define EXT_CSD_BOOT_ACK(x) (x << 6) 198*3690d6d6SAmar #define EXT_CSD_BOOT_PART_NUM(x) (x << 3) 199*3690d6d6SAmar #define EXT_CSD_PARTITION_ACCESS(x) (x << 0) 200*3690d6d6SAmar 201*3690d6d6SAmar 2021de97f98SAndy Fleming #define R1_ILLEGAL_COMMAND (1 << 22) 2031de97f98SAndy Fleming #define R1_APP_CMD (1 << 5) 2041de97f98SAndy Fleming 205272cc70bSAndy Fleming #define MMC_RSP_PRESENT (1 << 0) 206272cc70bSAndy Fleming #define MMC_RSP_136 (1 << 1) /* 136 bit response */ 207272cc70bSAndy Fleming #define MMC_RSP_CRC (1 << 2) /* expect valid crc */ 208272cc70bSAndy Fleming #define MMC_RSP_BUSY (1 << 3) /* card may send busy */ 209272cc70bSAndy Fleming #define MMC_RSP_OPCODE (1 << 4) /* response contains opcode */ 210272cc70bSAndy Fleming 211272cc70bSAndy Fleming #define MMC_RSP_NONE (0) 212272cc70bSAndy Fleming #define MMC_RSP_R1 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE) 213272cc70bSAndy Fleming #define MMC_RSP_R1b (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE| \ 214272cc70bSAndy Fleming MMC_RSP_BUSY) 215272cc70bSAndy Fleming #define MMC_RSP_R2 (MMC_RSP_PRESENT|MMC_RSP_136|MMC_RSP_CRC) 216272cc70bSAndy Fleming #define MMC_RSP_R3 (MMC_RSP_PRESENT) 217272cc70bSAndy Fleming #define MMC_RSP_R4 (MMC_RSP_PRESENT) 218272cc70bSAndy Fleming #define MMC_RSP_R5 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE) 219272cc70bSAndy Fleming #define MMC_RSP_R6 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE) 220272cc70bSAndy Fleming #define MMC_RSP_R7 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE) 221272cc70bSAndy Fleming 222bc897b1dSLei Wen #define MMCPART_NOAVAILABLE (0xff) 223bc897b1dSLei Wen #define PART_ACCESS_MASK (0x7) 224bc897b1dSLei Wen #define PART_SUPPORT (0x1) 22571f95118Swdenk 2268bfa195eSSimon Glass /* Maximum block size for MMC */ 2278bfa195eSSimon Glass #define MMC_MAX_BLOCK_LEN 512 2288bfa195eSSimon Glass 229*3690d6d6SAmar /* The number of MMC physical partitions. These consist of: 230*3690d6d6SAmar * boot partitions (2), general purpose partitions (4) in MMC v4.4. 231*3690d6d6SAmar */ 232*3690d6d6SAmar #define MMC_NUM_BOOT_PARTITION 2 233*3690d6d6SAmar 2341de97f98SAndy Fleming struct mmc_cid { 2351de97f98SAndy Fleming unsigned long psn; 2361de97f98SAndy Fleming unsigned short oid; 2371de97f98SAndy Fleming unsigned char mid; 2381de97f98SAndy Fleming unsigned char prv; 2391de97f98SAndy Fleming unsigned char mdt; 2401de97f98SAndy Fleming char pnm[7]; 2411de97f98SAndy Fleming }; 2421de97f98SAndy Fleming 243272cc70bSAndy Fleming struct mmc_cmd { 244272cc70bSAndy Fleming ushort cmdidx; 245272cc70bSAndy Fleming uint resp_type; 246272cc70bSAndy Fleming uint cmdarg; 2470b453ffeSRabin Vincent uint response[4]; 248272cc70bSAndy Fleming }; 249272cc70bSAndy Fleming 250272cc70bSAndy Fleming struct mmc_data { 251272cc70bSAndy Fleming union { 252272cc70bSAndy Fleming char *dest; 253272cc70bSAndy Fleming const char *src; /* src buffers don't get written to */ 254272cc70bSAndy Fleming }; 255272cc70bSAndy Fleming uint flags; 256272cc70bSAndy Fleming uint blocks; 257272cc70bSAndy Fleming uint blocksize; 258272cc70bSAndy Fleming }; 259272cc70bSAndy Fleming 260272cc70bSAndy Fleming struct mmc { 261272cc70bSAndy Fleming struct list_head link; 262272cc70bSAndy Fleming char name[32]; 263272cc70bSAndy Fleming void *priv; 264272cc70bSAndy Fleming uint voltages; 265272cc70bSAndy Fleming uint version; 266bc897b1dSLei Wen uint has_init; 267272cc70bSAndy Fleming uint f_min; 268272cc70bSAndy Fleming uint f_max; 269272cc70bSAndy Fleming int high_capacity; 270272cc70bSAndy Fleming uint bus_width; 271272cc70bSAndy Fleming uint clock; 272272cc70bSAndy Fleming uint card_caps; 273272cc70bSAndy Fleming uint host_caps; 274272cc70bSAndy Fleming uint ocr; 275272cc70bSAndy Fleming uint scr[2]; 276272cc70bSAndy Fleming uint csd[4]; 2770b453ffeSRabin Vincent uint cid[4]; 278272cc70bSAndy Fleming ushort rca; 279bc897b1dSLei Wen char part_config; 280bc897b1dSLei Wen char part_num; 281272cc70bSAndy Fleming uint tran_speed; 282272cc70bSAndy Fleming uint read_bl_len; 283272cc70bSAndy Fleming uint write_bl_len; 284e6f99a56SLei Wen uint erase_grp_size; 285272cc70bSAndy Fleming u64 capacity; 286272cc70bSAndy Fleming block_dev_desc_t block_dev; 287272cc70bSAndy Fleming int (*send_cmd)(struct mmc *mmc, 288272cc70bSAndy Fleming struct mmc_cmd *cmd, struct mmc_data *data); 289272cc70bSAndy Fleming void (*set_ios)(struct mmc *mmc); 290272cc70bSAndy Fleming int (*init)(struct mmc *mmc); 29148972d90SThierry Reding int (*getcd)(struct mmc *mmc); 292d23d8d7eSNikita Kiryanov int (*getwp)(struct mmc *mmc); 29357418d21SSandeep Paulraj uint b_max; 294272cc70bSAndy Fleming }; 295272cc70bSAndy Fleming 296272cc70bSAndy Fleming int mmc_register(struct mmc *mmc); 297272cc70bSAndy Fleming int mmc_initialize(bd_t *bis); 298272cc70bSAndy Fleming int mmc_init(struct mmc *mmc); 299272cc70bSAndy Fleming int mmc_read(struct mmc *mmc, u64 src, uchar *dst, int size); 3004a6ee172SJerry Huang void mmc_set_clock(struct mmc *mmc, uint clock); 301272cc70bSAndy Fleming struct mmc *find_mmc_device(int dev_num); 30289716964SSteve Sakoman int mmc_set_dev(int dev_num); 303272cc70bSAndy Fleming void print_mmc_devices(char separator); 304ea6ebe21SLei Wen int get_mmc_num(void); 305314284b1SThierry Reding int board_mmc_getcd(struct mmc *mmc); 306bc897b1dSLei Wen int mmc_switch_part(int dev_num, unsigned int part_num); 30748972d90SThierry Reding int mmc_getcd(struct mmc *mmc); 308d23d8d7eSNikita Kiryanov int mmc_getwp(struct mmc *mmc); 3090d986e61SLad, Prabhakar void spl_mmc_load(void) __noreturn; 310*3690d6d6SAmar /* Function to change the size of boot partition and rpmb partitions */ 311*3690d6d6SAmar int mmc_boot_partition_size_change(struct mmc *mmc, unsigned long bootsize, 312*3690d6d6SAmar unsigned long rpmbsize); 313*3690d6d6SAmar /* Function to send commands to open/close the specified boot partition */ 314*3690d6d6SAmar int mmc_boot_part_access(struct mmc *mmc, u8 ack, u8 part_num, u8 access); 315272cc70bSAndy Fleming 3161592ef85SReinhard Meyer #ifdef CONFIG_GENERIC_MMC 317d52ebf10SThomas Chou #define mmc_host_is_spi(mmc) ((mmc)->host_caps & MMC_MODE_SPI) 318d52ebf10SThomas Chou struct mmc *mmc_spi_init(uint bus, uint cs, uint speed, uint mode); 3191592ef85SReinhard Meyer #else 320272cc70bSAndy Fleming int mmc_legacy_init(int verbose); 321272cc70bSAndy Fleming #endif 3221592ef85SReinhard Meyer 32371f95118Swdenk #endif /* _MMC_H_ */ 324