xref: /rk3399_rockchip-uboot/include/mmc.h (revision 272cc70b211e945e4413122aa73868f6ada732a5)
171f95118Swdenk /*
2*272cc70bSAndy Fleming  * Copyright 2008, Freescale Semiconductor, Inc
3*272cc70bSAndy Fleming  * Andy Fleming
4*272cc70bSAndy Fleming  *
5*272cc70bSAndy Fleming  * Based (loosely) on the Linux code
671f95118Swdenk  *
771f95118Swdenk  * See file CREDITS for list of people who contributed to this
871f95118Swdenk  * project.
971f95118Swdenk  *
1071f95118Swdenk  * This program is free software; you can redistribute it and/or
1171f95118Swdenk  * modify it under the terms of the GNU General Public License as
1271f95118Swdenk  * published by the Free Software Foundation; either version 2 of
1371f95118Swdenk  * the License, or (at your option) any later version.
1471f95118Swdenk  *
1571f95118Swdenk  * This program is distributed in the hope that it will be useful,
1671f95118Swdenk  * but WITHOUT ANY WARRANTY; without even the implied warranty of
1771f95118Swdenk  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
1871f95118Swdenk  * GNU General Public License for more details.
1971f95118Swdenk  *
2071f95118Swdenk  * You should have received a copy of the GNU General Public License
2171f95118Swdenk  * along with this program; if not, write to the Free Software
2271f95118Swdenk  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
2371f95118Swdenk  * MA 02111-1307 USA
2471f95118Swdenk  */
2571f95118Swdenk 
2671f95118Swdenk #ifndef _MMC_H_
2771f95118Swdenk #define _MMC_H_
2871f95118Swdenk 
29*272cc70bSAndy Fleming #include <linux/list.h>
30*272cc70bSAndy Fleming 
31*272cc70bSAndy Fleming #define SD_VERSION_SD	0x20000
32*272cc70bSAndy Fleming #define SD_VERSION_2	(SD_VERSION_SD | 0x20)
33*272cc70bSAndy Fleming #define SD_VERSION_1_0	(SD_VERSION_SD | 0x10)
34*272cc70bSAndy Fleming #define SD_VERSION_1_10	(SD_VERSION_SD | 0x1a)
35*272cc70bSAndy Fleming #define MMC_VERSION_MMC		0x10000
36*272cc70bSAndy Fleming #define MMC_VERSION_UNKNOWN	(MMC_VERSION_MMC)
37*272cc70bSAndy Fleming #define MMC_VERSION_1_2		(MMC_VERSION_MMC | 0x12)
38*272cc70bSAndy Fleming #define MMC_VERSION_1_4		(MMC_VERSION_MMC | 0x14)
39*272cc70bSAndy Fleming #define MMC_VERSION_2_2		(MMC_VERSION_MMC | 0x22)
40*272cc70bSAndy Fleming #define MMC_VERSION_3		(MMC_VERSION_MMC | 0x30)
41*272cc70bSAndy Fleming #define MMC_VERSION_4		(MMC_VERSION_MMC | 0x40)
42*272cc70bSAndy Fleming 
43*272cc70bSAndy Fleming #define MMC_MODE_HS		0x001
44*272cc70bSAndy Fleming #define MMC_MODE_HS_52MHz	0x010
45*272cc70bSAndy Fleming #define MMC_MODE_4BIT		0x100
46*272cc70bSAndy Fleming #define MMC_MODE_8BIT		0x200
47*272cc70bSAndy Fleming 
48*272cc70bSAndy Fleming #define SD_DATA_4BIT	0x00040000
49*272cc70bSAndy Fleming 
50*272cc70bSAndy Fleming #define IS_SD(x) (mmc->version & SD_VERSION_SD)
51*272cc70bSAndy Fleming 
52*272cc70bSAndy Fleming #define MMC_DATA_READ		1
53*272cc70bSAndy Fleming #define MMC_DATA_WRITE		2
54*272cc70bSAndy Fleming 
55*272cc70bSAndy Fleming #define NO_CARD_ERR		-16 /* No SD/MMC card inserted */
56*272cc70bSAndy Fleming #define UNUSABLE_ERR		-17 /* Unusable Card */
57*272cc70bSAndy Fleming #define COMM_ERR		-18 /* Communications Error */
58*272cc70bSAndy Fleming #define TIMEOUT			-19
59*272cc70bSAndy Fleming 
60341188b9SHaavard Skinnemoen #define MMC_CMD_GO_IDLE_STATE		0
61341188b9SHaavard Skinnemoen #define MMC_CMD_SEND_OP_COND		1
62341188b9SHaavard Skinnemoen #define MMC_CMD_ALL_SEND_CID		2
63341188b9SHaavard Skinnemoen #define MMC_CMD_SET_RELATIVE_ADDR	3
64341188b9SHaavard Skinnemoen #define MMC_CMD_SET_DSR			4
65*272cc70bSAndy Fleming #define MMC_CMD_SWITCH			6
66341188b9SHaavard Skinnemoen #define MMC_CMD_SELECT_CARD		7
67*272cc70bSAndy Fleming #define MMC_CMD_SEND_EXT_CSD		8
68341188b9SHaavard Skinnemoen #define MMC_CMD_SEND_CSD		9
69341188b9SHaavard Skinnemoen #define MMC_CMD_SEND_CID		10
70*272cc70bSAndy Fleming #define MMC_CMD_STOP_TRANSMISSION	12
71341188b9SHaavard Skinnemoen #define MMC_CMD_SEND_STATUS		13
72341188b9SHaavard Skinnemoen #define MMC_CMD_SET_BLOCKLEN		16
73341188b9SHaavard Skinnemoen #define MMC_CMD_READ_SINGLE_BLOCK	17
74341188b9SHaavard Skinnemoen #define MMC_CMD_READ_MULTIPLE_BLOCK	18
75*272cc70bSAndy Fleming #define MMC_CMD_WRITE_SINGLE_BLOCK	24
76*272cc70bSAndy Fleming #define MMC_CMD_WRITE_MULTIPLE_BLOCK	25
77341188b9SHaavard Skinnemoen #define MMC_CMD_APP_CMD			55
78341188b9SHaavard Skinnemoen 
79341188b9SHaavard Skinnemoen #define SD_CMD_SEND_RELATIVE_ADDR	3
80*272cc70bSAndy Fleming #define SD_CMD_SWITCH_FUNC		6
81341188b9SHaavard Skinnemoen #define SD_CMD_SEND_IF_COND		8
82341188b9SHaavard Skinnemoen 
83341188b9SHaavard Skinnemoen #define SD_CMD_APP_SET_BUS_WIDTH	6
84341188b9SHaavard Skinnemoen #define SD_CMD_APP_SEND_OP_COND		41
85*272cc70bSAndy Fleming #define SD_CMD_APP_SEND_SCR		51
86*272cc70bSAndy Fleming 
87*272cc70bSAndy Fleming /* SCR definitions in different words */
88*272cc70bSAndy Fleming #define SD_HIGHSPEED_BUSY	0x00020000
89*272cc70bSAndy Fleming #define SD_HIGHSPEED_SUPPORTED	0x00020000
90*272cc70bSAndy Fleming 
91*272cc70bSAndy Fleming #define MMC_HS_TIMING		0x00000100
92*272cc70bSAndy Fleming #define MMC_HS_52MHZ		0x2
93*272cc70bSAndy Fleming 
94*272cc70bSAndy Fleming #define OCR_BUSY	0x80
95*272cc70bSAndy Fleming #define OCR_HCS		0x40000000
96*272cc70bSAndy Fleming 
97*272cc70bSAndy Fleming #define MMC_VDD_165_195		0x00000080	/* VDD voltage 1.65 - 1.95 */
98*272cc70bSAndy Fleming #define MMC_VDD_20_21		0x00000100	/* VDD voltage 2.0 ~ 2.1 */
99*272cc70bSAndy Fleming #define MMC_VDD_21_22		0x00000200	/* VDD voltage 2.1 ~ 2.2 */
100*272cc70bSAndy Fleming #define MMC_VDD_22_23		0x00000400	/* VDD voltage 2.2 ~ 2.3 */
101*272cc70bSAndy Fleming #define MMC_VDD_23_24		0x00000800	/* VDD voltage 2.3 ~ 2.4 */
102*272cc70bSAndy Fleming #define MMC_VDD_24_25		0x00001000	/* VDD voltage 2.4 ~ 2.5 */
103*272cc70bSAndy Fleming #define MMC_VDD_25_26		0x00002000	/* VDD voltage 2.5 ~ 2.6 */
104*272cc70bSAndy Fleming #define MMC_VDD_26_27		0x00004000	/* VDD voltage 2.6 ~ 2.7 */
105*272cc70bSAndy Fleming #define MMC_VDD_27_28		0x00008000	/* VDD voltage 2.7 ~ 2.8 */
106*272cc70bSAndy Fleming #define MMC_VDD_28_29		0x00010000	/* VDD voltage 2.8 ~ 2.9 */
107*272cc70bSAndy Fleming #define MMC_VDD_29_30		0x00020000	/* VDD voltage 2.9 ~ 3.0 */
108*272cc70bSAndy Fleming #define MMC_VDD_30_31		0x00040000	/* VDD voltage 3.0 ~ 3.1 */
109*272cc70bSAndy Fleming #define MMC_VDD_31_32		0x00080000	/* VDD voltage 3.1 ~ 3.2 */
110*272cc70bSAndy Fleming #define MMC_VDD_32_33		0x00100000	/* VDD voltage 3.2 ~ 3.3 */
111*272cc70bSAndy Fleming #define MMC_VDD_33_34		0x00200000	/* VDD voltage 3.3 ~ 3.4 */
112*272cc70bSAndy Fleming #define MMC_VDD_34_35		0x00400000	/* VDD voltage 3.4 ~ 3.5 */
113*272cc70bSAndy Fleming #define MMC_VDD_35_36		0x00800000	/* VDD voltage 3.5 ~ 3.6 */
114*272cc70bSAndy Fleming 
115*272cc70bSAndy Fleming #define MMC_SWITCH_MODE_CMD_SET		0x00 /* Change the command set */
116*272cc70bSAndy Fleming #define MMC_SWITCH_MODE_SET_BITS	0x01 /* Set bits in EXT_CSD byte
117*272cc70bSAndy Fleming 						addressed by index which are
118*272cc70bSAndy Fleming 						1 in value field */
119*272cc70bSAndy Fleming #define MMC_SWITCH_MODE_CLEAR_BITS	0x02 /* Clear bits in EXT_CSD byte
120*272cc70bSAndy Fleming 						addressed by index, which are
121*272cc70bSAndy Fleming 						1 in value field */
122*272cc70bSAndy Fleming #define MMC_SWITCH_MODE_WRITE_BYTE	0x03 /* Set target byte to value */
123*272cc70bSAndy Fleming 
124*272cc70bSAndy Fleming #define SD_SWITCH_CHECK		0
125*272cc70bSAndy Fleming #define SD_SWITCH_SWITCH	1
126*272cc70bSAndy Fleming 
127*272cc70bSAndy Fleming /*
128*272cc70bSAndy Fleming  * EXT_CSD fields
129*272cc70bSAndy Fleming  */
130*272cc70bSAndy Fleming 
131*272cc70bSAndy Fleming #define EXT_CSD_BUS_WIDTH	183	/* R/W */
132*272cc70bSAndy Fleming #define EXT_CSD_HS_TIMING	185	/* R/W */
133*272cc70bSAndy Fleming #define EXT_CSD_CARD_TYPE	196	/* RO */
134*272cc70bSAndy Fleming #define EXT_CSD_REV		192	/* RO */
135*272cc70bSAndy Fleming #define EXT_CSD_SEC_CNT		212	/* RO, 4 bytes */
136*272cc70bSAndy Fleming 
137*272cc70bSAndy Fleming /*
138*272cc70bSAndy Fleming  * EXT_CSD field definitions
139*272cc70bSAndy Fleming  */
140*272cc70bSAndy Fleming 
141*272cc70bSAndy Fleming #define EXT_CSD_CMD_SET_NORMAL		(1<<0)
142*272cc70bSAndy Fleming #define EXT_CSD_CMD_SET_SECURE		(1<<1)
143*272cc70bSAndy Fleming #define EXT_CSD_CMD_SET_CPSECURE	(1<<2)
144*272cc70bSAndy Fleming 
145*272cc70bSAndy Fleming #define EXT_CSD_CARD_TYPE_26	(1<<0)	/* Card can run at 26MHz */
146*272cc70bSAndy Fleming #define EXT_CSD_CARD_TYPE_52	(1<<1)	/* Card can run at 52MHz */
147*272cc70bSAndy Fleming 
148*272cc70bSAndy Fleming #define EXT_CSD_BUS_WIDTH_1	0	/* Card is in 1 bit mode */
149*272cc70bSAndy Fleming #define EXT_CSD_BUS_WIDTH_4	1	/* Card is in 4 bit mode */
150*272cc70bSAndy Fleming #define EXT_CSD_BUS_WIDTH_8	2	/* Card is in 8 bit mode */
151341188b9SHaavard Skinnemoen 
1521de97f98SAndy Fleming #define R1_ILLEGAL_COMMAND		(1 << 22)
1531de97f98SAndy Fleming #define R1_APP_CMD			(1 << 5)
1541de97f98SAndy Fleming 
155*272cc70bSAndy Fleming #define MMC_RSP_PRESENT (1 << 0)
156*272cc70bSAndy Fleming #define MMC_RSP_136     (1 << 1)                /* 136 bit response */
157*272cc70bSAndy Fleming #define MMC_RSP_CRC     (1 << 2)                /* expect valid crc */
158*272cc70bSAndy Fleming #define MMC_RSP_BUSY    (1 << 3)                /* card may send busy */
159*272cc70bSAndy Fleming #define MMC_RSP_OPCODE  (1 << 4)                /* response contains opcode */
160*272cc70bSAndy Fleming 
161*272cc70bSAndy Fleming #define MMC_RSP_NONE    (0)
162*272cc70bSAndy Fleming #define MMC_RSP_R1      (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE)
163*272cc70bSAndy Fleming #define MMC_RSP_R1b	(MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE| \
164*272cc70bSAndy Fleming 			MMC_RSP_BUSY)
165*272cc70bSAndy Fleming #define MMC_RSP_R2      (MMC_RSP_PRESENT|MMC_RSP_136|MMC_RSP_CRC)
166*272cc70bSAndy Fleming #define MMC_RSP_R3      (MMC_RSP_PRESENT)
167*272cc70bSAndy Fleming #define MMC_RSP_R4      (MMC_RSP_PRESENT)
168*272cc70bSAndy Fleming #define MMC_RSP_R5      (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE)
169*272cc70bSAndy Fleming #define MMC_RSP_R6      (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE)
170*272cc70bSAndy Fleming #define MMC_RSP_R7      (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE)
171*272cc70bSAndy Fleming 
17271f95118Swdenk 
1731de97f98SAndy Fleming struct mmc_cid {
1741de97f98SAndy Fleming 	unsigned long psn;
1751de97f98SAndy Fleming 	unsigned short oid;
1761de97f98SAndy Fleming 	unsigned char mid;
1771de97f98SAndy Fleming 	unsigned char prv;
1781de97f98SAndy Fleming 	unsigned char mdt;
1791de97f98SAndy Fleming 	char pnm[7];
1801de97f98SAndy Fleming };
1811de97f98SAndy Fleming 
1821de97f98SAndy Fleming struct mmc_csd
1831de97f98SAndy Fleming {
1841de97f98SAndy Fleming 	u8	csd_structure:2,
1851de97f98SAndy Fleming 		spec_vers:4,
1861de97f98SAndy Fleming 		rsvd1:2;
1871de97f98SAndy Fleming 	u8	taac;
1881de97f98SAndy Fleming 	u8	nsac;
1891de97f98SAndy Fleming 	u8	tran_speed;
1901de97f98SAndy Fleming 	u16	ccc:12,
1911de97f98SAndy Fleming 		read_bl_len:4;
1921de97f98SAndy Fleming 	u64	read_bl_partial:1,
1931de97f98SAndy Fleming 		write_blk_misalign:1,
1941de97f98SAndy Fleming 		read_blk_misalign:1,
1951de97f98SAndy Fleming 		dsr_imp:1,
1961de97f98SAndy Fleming 		rsvd2:2,
1971de97f98SAndy Fleming 		c_size:12,
1981de97f98SAndy Fleming 		vdd_r_curr_min:3,
1991de97f98SAndy Fleming 		vdd_r_curr_max:3,
2001de97f98SAndy Fleming 		vdd_w_curr_min:3,
2011de97f98SAndy Fleming 		vdd_w_curr_max:3,
2021de97f98SAndy Fleming 		c_size_mult:3,
2031de97f98SAndy Fleming 		sector_size:5,
2041de97f98SAndy Fleming 		erase_grp_size:5,
2051de97f98SAndy Fleming 		wp_grp_size:5,
2061de97f98SAndy Fleming 		wp_grp_enable:1,
2071de97f98SAndy Fleming 		default_ecc:2,
2081de97f98SAndy Fleming 		r2w_factor:3,
2091de97f98SAndy Fleming 		write_bl_len:4,
2101de97f98SAndy Fleming 		write_bl_partial:1,
2111de97f98SAndy Fleming 		rsvd3:5;
2121de97f98SAndy Fleming 	u8	file_format_grp:1,
2131de97f98SAndy Fleming 		copy:1,
2141de97f98SAndy Fleming 		perm_write_protect:1,
2151de97f98SAndy Fleming 		tmp_write_protect:1,
2161de97f98SAndy Fleming 		file_format:2,
2171de97f98SAndy Fleming 		ecc:2;
2181de97f98SAndy Fleming 	u8	crc:7;
2191de97f98SAndy Fleming 	u8	one:1;
2201de97f98SAndy Fleming };
2211de97f98SAndy Fleming 
222*272cc70bSAndy Fleming struct mmc_cmd {
223*272cc70bSAndy Fleming 	ushort cmdidx;
224*272cc70bSAndy Fleming 	uint resp_type;
225*272cc70bSAndy Fleming 	uint cmdarg;
226*272cc70bSAndy Fleming 	char response[18];
227*272cc70bSAndy Fleming 	uint flags;
228*272cc70bSAndy Fleming };
229*272cc70bSAndy Fleming 
230*272cc70bSAndy Fleming struct mmc_data {
231*272cc70bSAndy Fleming 	union {
232*272cc70bSAndy Fleming 		char *dest;
233*272cc70bSAndy Fleming 		const char *src; /* src buffers don't get written to */
234*272cc70bSAndy Fleming 	};
235*272cc70bSAndy Fleming 	uint flags;
236*272cc70bSAndy Fleming 	uint blocks;
237*272cc70bSAndy Fleming 	uint blocksize;
238*272cc70bSAndy Fleming };
239*272cc70bSAndy Fleming 
240*272cc70bSAndy Fleming struct mmc {
241*272cc70bSAndy Fleming 	struct list_head link;
242*272cc70bSAndy Fleming 	char name[32];
243*272cc70bSAndy Fleming 	void *priv;
244*272cc70bSAndy Fleming 	uint voltages;
245*272cc70bSAndy Fleming 	uint version;
246*272cc70bSAndy Fleming 	uint f_min;
247*272cc70bSAndy Fleming 	uint f_max;
248*272cc70bSAndy Fleming 	int high_capacity;
249*272cc70bSAndy Fleming 	uint bus_width;
250*272cc70bSAndy Fleming 	uint clock;
251*272cc70bSAndy Fleming 	uint card_caps;
252*272cc70bSAndy Fleming 	uint host_caps;
253*272cc70bSAndy Fleming 	uint ocr;
254*272cc70bSAndy Fleming 	uint scr[2];
255*272cc70bSAndy Fleming 	uint csd[4];
256*272cc70bSAndy Fleming 	char cid[16];
257*272cc70bSAndy Fleming 	ushort rca;
258*272cc70bSAndy Fleming 	uint tran_speed;
259*272cc70bSAndy Fleming 	uint read_bl_len;
260*272cc70bSAndy Fleming 	uint write_bl_len;
261*272cc70bSAndy Fleming 	u64 capacity;
262*272cc70bSAndy Fleming 	block_dev_desc_t block_dev;
263*272cc70bSAndy Fleming 	int (*send_cmd)(struct mmc *mmc,
264*272cc70bSAndy Fleming 			struct mmc_cmd *cmd, struct mmc_data *data);
265*272cc70bSAndy Fleming 	void (*set_ios)(struct mmc *mmc);
266*272cc70bSAndy Fleming 	int (*init)(struct mmc *mmc);
267*272cc70bSAndy Fleming };
268*272cc70bSAndy Fleming 
269*272cc70bSAndy Fleming int mmc_register(struct mmc *mmc);
270*272cc70bSAndy Fleming int mmc_initialize(bd_t *bis);
271*272cc70bSAndy Fleming int mmc_init(struct mmc *mmc);
272*272cc70bSAndy Fleming int mmc_read(struct mmc *mmc, u64 src, uchar *dst, int size);
273*272cc70bSAndy Fleming struct mmc *find_mmc_device(int dev_num);
274*272cc70bSAndy Fleming void print_mmc_devices(char separator);
275*272cc70bSAndy Fleming 
276*272cc70bSAndy Fleming #ifndef CONFIG_GENERIC_MMC
277*272cc70bSAndy Fleming int mmc_legacy_init(int verbose);
278*272cc70bSAndy Fleming #endif
27971f95118Swdenk #endif /* _MMC_H_ */
280