xref: /rk3399_rockchip-uboot/include/mmc.h (revision 7a9b5d70e70a5188be0767d5d41217d5ea93b167)
171f95118Swdenk /*
24a6ee172SJerry Huang  * Copyright 2008,2010 Freescale Semiconductor, Inc
3272cc70bSAndy Fleming  * Andy Fleming
4272cc70bSAndy Fleming  *
5272cc70bSAndy Fleming  * Based (loosely) on the Linux code
671f95118Swdenk  *
71a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
871f95118Swdenk  */
971f95118Swdenk 
1071f95118Swdenk #ifndef _MMC_H_
1171f95118Swdenk #define _MMC_H_
1271f95118Swdenk 
13272cc70bSAndy Fleming #include <linux/list.h>
143697e599SPeng Fan #include <linux/sizes.h>
150d986e61SLad, Prabhakar #include <linux/compiler.h>
1607a2d42cSMateusz Zalega #include <part.h>
17272cc70bSAndy Fleming 
184b7cee53SPantelis Antoniou /* SD/MMC version bits; 8 flags, 8 major, 8 minor, 8 change */
194b7cee53SPantelis Antoniou #define SD_VERSION_SD	(1U << 31)
204b7cee53SPantelis Antoniou #define MMC_VERSION_MMC	(1U << 30)
214b7cee53SPantelis Antoniou 
224b7cee53SPantelis Antoniou #define MAKE_SDMMC_VERSION(a, b, c)	\
234b7cee53SPantelis Antoniou 	((((u32)(a)) << 16) | ((u32)(b) << 8) | (u32)(c))
244b7cee53SPantelis Antoniou #define MAKE_SD_VERSION(a, b, c)	\
254b7cee53SPantelis Antoniou 	(SD_VERSION_SD | MAKE_SDMMC_VERSION(a, b, c))
264b7cee53SPantelis Antoniou #define MAKE_MMC_VERSION(a, b, c)	\
274b7cee53SPantelis Antoniou 	(MMC_VERSION_MMC | MAKE_SDMMC_VERSION(a, b, c))
284b7cee53SPantelis Antoniou 
294b7cee53SPantelis Antoniou #define EXTRACT_SDMMC_MAJOR_VERSION(x)	\
304b7cee53SPantelis Antoniou 	(((u32)(x) >> 16) & 0xff)
314b7cee53SPantelis Antoniou #define EXTRACT_SDMMC_MINOR_VERSION(x)	\
324b7cee53SPantelis Antoniou 	(((u32)(x) >> 8) & 0xff)
334b7cee53SPantelis Antoniou #define EXTRACT_SDMMC_CHANGE_VERSION(x)	\
344b7cee53SPantelis Antoniou 	((u32)(x) & 0xff)
354b7cee53SPantelis Antoniou 
364b7cee53SPantelis Antoniou #define SD_VERSION_3		MAKE_SD_VERSION(3, 0, 0)
374b7cee53SPantelis Antoniou #define SD_VERSION_2		MAKE_SD_VERSION(2, 0, 0)
384b7cee53SPantelis Antoniou #define SD_VERSION_1_0		MAKE_SD_VERSION(1, 0, 0)
394b7cee53SPantelis Antoniou #define SD_VERSION_1_10		MAKE_SD_VERSION(1, 10, 0)
404b7cee53SPantelis Antoniou 
414b7cee53SPantelis Antoniou #define MMC_VERSION_UNKNOWN	MAKE_MMC_VERSION(0, 0, 0)
424b7cee53SPantelis Antoniou #define MMC_VERSION_1_2		MAKE_MMC_VERSION(1, 2, 0)
434b7cee53SPantelis Antoniou #define MMC_VERSION_1_4		MAKE_MMC_VERSION(1, 4, 0)
444b7cee53SPantelis Antoniou #define MMC_VERSION_2_2		MAKE_MMC_VERSION(2, 2, 0)
454b7cee53SPantelis Antoniou #define MMC_VERSION_3		MAKE_MMC_VERSION(3, 0, 0)
464b7cee53SPantelis Antoniou #define MMC_VERSION_4		MAKE_MMC_VERSION(4, 0, 0)
474b7cee53SPantelis Antoniou #define MMC_VERSION_4_1		MAKE_MMC_VERSION(4, 1, 0)
484b7cee53SPantelis Antoniou #define MMC_VERSION_4_2		MAKE_MMC_VERSION(4, 2, 0)
494b7cee53SPantelis Antoniou #define MMC_VERSION_4_3		MAKE_MMC_VERSION(4, 3, 0)
504b7cee53SPantelis Antoniou #define MMC_VERSION_4_41	MAKE_MMC_VERSION(4, 4, 1)
514b7cee53SPantelis Antoniou #define MMC_VERSION_4_5		MAKE_MMC_VERSION(4, 5, 0)
524b7cee53SPantelis Antoniou #define MMC_VERSION_5_0		MAKE_MMC_VERSION(5, 0, 0)
531a3619cfSStefan Wahren #define MMC_VERSION_5_1		MAKE_MMC_VERSION(5, 1, 0)
54272cc70bSAndy Fleming 
558caf46d1SJaehoon Chung #define MMC_MODE_HS		(1 << 0)
568caf46d1SJaehoon Chung #define MMC_MODE_HS_52MHz	(1 << 1)
578caf46d1SJaehoon Chung #define MMC_MODE_4BIT		(1 << 2)
588caf46d1SJaehoon Chung #define MMC_MODE_8BIT		(1 << 3)
598caf46d1SJaehoon Chung #define MMC_MODE_SPI		(1 << 4)
605a20397bSRob Herring #define MMC_MODE_DDR_52MHz	(1 << 5)
61227f658eSZiyuan Xu #define MMC_MODE_HS200		(1 << 6)
62227f658eSZiyuan Xu #define MMC_MODE_HS400		(1 << 7)
63227f658eSZiyuan Xu #define MMC_MODE_HS400ES	(1 << 8)
6462722036SŁukasz Majewski 
65272cc70bSAndy Fleming #define SD_DATA_4BIT	0x00040000
66272cc70bSAndy Fleming 
674b7cee53SPantelis Antoniou #define IS_SD(x)	((x)->version & SD_VERSION_SD)
683f2da751SAndrew Gabbasov #define IS_MMC(x)	((x)->version & MMC_VERSION_MMC)
69272cc70bSAndy Fleming 
70272cc70bSAndy Fleming #define MMC_DATA_READ		1
71272cc70bSAndy Fleming #define MMC_DATA_WRITE		2
72272cc70bSAndy Fleming 
73341188b9SHaavard Skinnemoen #define MMC_CMD_GO_IDLE_STATE		0
74341188b9SHaavard Skinnemoen #define MMC_CMD_SEND_OP_COND		1
75341188b9SHaavard Skinnemoen #define MMC_CMD_ALL_SEND_CID		2
76341188b9SHaavard Skinnemoen #define MMC_CMD_SET_RELATIVE_ADDR	3
77341188b9SHaavard Skinnemoen #define MMC_CMD_SET_DSR			4
78272cc70bSAndy Fleming #define MMC_CMD_SWITCH			6
79341188b9SHaavard Skinnemoen #define MMC_CMD_SELECT_CARD		7
80272cc70bSAndy Fleming #define MMC_CMD_SEND_EXT_CSD		8
81341188b9SHaavard Skinnemoen #define MMC_CMD_SEND_CSD		9
82341188b9SHaavard Skinnemoen #define MMC_CMD_SEND_CID		10
83272cc70bSAndy Fleming #define MMC_CMD_STOP_TRANSMISSION	12
84341188b9SHaavard Skinnemoen #define MMC_CMD_SEND_STATUS		13
85341188b9SHaavard Skinnemoen #define MMC_CMD_SET_BLOCKLEN		16
86341188b9SHaavard Skinnemoen #define MMC_CMD_READ_SINGLE_BLOCK	17
87341188b9SHaavard Skinnemoen #define MMC_CMD_READ_MULTIPLE_BLOCK	18
8849dba033SZiyuan Xu #define MMC_SEND_TUNING_BLOCK		19
8949dba033SZiyuan Xu #define MMC_SEND_TUNING_BLOCK_HS200	21
9091fdabc6SPierre Aubert #define MMC_CMD_SET_BLOCK_COUNT         23
91272cc70bSAndy Fleming #define MMC_CMD_WRITE_SINGLE_BLOCK	24
92272cc70bSAndy Fleming #define MMC_CMD_WRITE_MULTIPLE_BLOCK	25
93e6f99a56SLei Wen #define MMC_CMD_ERASE_GROUP_START	35
94e6f99a56SLei Wen #define MMC_CMD_ERASE_GROUP_END		36
95e6f99a56SLei Wen #define MMC_CMD_ERASE			38
96341188b9SHaavard Skinnemoen #define MMC_CMD_APP_CMD			55
97d52ebf10SThomas Chou #define MMC_CMD_SPI_READ_OCR		58
98d52ebf10SThomas Chou #define MMC_CMD_SPI_CRC_ON_OFF		59
993690d6d6SAmar #define MMC_CMD_RES_MAN			62
1003690d6d6SAmar 
1013690d6d6SAmar #define MMC_CMD62_ARG1			0xefac62ec
1023690d6d6SAmar #define MMC_CMD62_ARG2			0xcbaea7
1033690d6d6SAmar 
104341188b9SHaavard Skinnemoen 
105341188b9SHaavard Skinnemoen #define SD_CMD_SEND_RELATIVE_ADDR	3
106272cc70bSAndy Fleming #define SD_CMD_SWITCH_FUNC		6
107341188b9SHaavard Skinnemoen #define SD_CMD_SEND_IF_COND		8
108f022d36eSOtavio Salvador #define SD_CMD_SWITCH_UHS18V		11
109341188b9SHaavard Skinnemoen 
110341188b9SHaavard Skinnemoen #define SD_CMD_APP_SET_BUS_WIDTH	6
1113697e599SPeng Fan #define SD_CMD_APP_SD_STATUS		13
112e6f99a56SLei Wen #define SD_CMD_ERASE_WR_BLK_START	32
113e6f99a56SLei Wen #define SD_CMD_ERASE_WR_BLK_END		33
114341188b9SHaavard Skinnemoen #define SD_CMD_APP_SEND_OP_COND		41
115272cc70bSAndy Fleming #define SD_CMD_APP_SEND_SCR		51
116272cc70bSAndy Fleming 
117272cc70bSAndy Fleming /* SCR definitions in different words */
118272cc70bSAndy Fleming #define SD_HIGHSPEED_BUSY	0x00020000
119272cc70bSAndy Fleming #define SD_HIGHSPEED_SUPPORTED	0x00020000
120272cc70bSAndy Fleming 
1210b453ffeSRabin Vincent #define OCR_BUSY		0x80000000
122272cc70bSAndy Fleming #define OCR_HCS			0x40000000
12331cacbabSRaffaele Recalcati #define OCR_VOLTAGE_MASK	0x007FFF80
12431cacbabSRaffaele Recalcati #define OCR_ACCESS_MODE		0x60000000
125272cc70bSAndy Fleming 
1261aa2d074SEric Nelson #define MMC_ERASE_ARG		0x00000000
1271aa2d074SEric Nelson #define MMC_SECURE_ERASE_ARG	0x80000000
1281aa2d074SEric Nelson #define MMC_TRIM_ARG		0x00000001
1291aa2d074SEric Nelson #define MMC_DISCARD_ARG		0x00000003
1301aa2d074SEric Nelson #define MMC_SECURE_TRIM1_ARG	0x80000001
1311aa2d074SEric Nelson #define MMC_SECURE_TRIM2_ARG	0x80008000
132e6f99a56SLei Wen 
1335d4fc8d9SRaffaele Recalcati #define MMC_STATUS_MASK		(~0x0206BF7F)
1346b2221b0SAndrew Gabbasov #define MMC_STATUS_SWITCH_ERROR	(1 << 7)
1355d4fc8d9SRaffaele Recalcati #define MMC_STATUS_RDY_FOR_DATA (1 << 8)
1365d4fc8d9SRaffaele Recalcati #define MMC_STATUS_CURR_STATE	(0xf << 9)
137ed018b21SThomas Chou #define MMC_STATUS_ERROR	(1 << 19)
1385d4fc8d9SRaffaele Recalcati 
139d617c426SJan Kloetzke #define MMC_STATE_PRG		(7 << 9)
140d617c426SJan Kloetzke 
14176194d8cSZiyuan Xu #define MMC_VDD_165_195_SHIFT	7
142272cc70bSAndy Fleming #define MMC_VDD_165_195		0x00000080	/* VDD voltage 1.65 - 1.95 */
143272cc70bSAndy Fleming #define MMC_VDD_20_21		0x00000100	/* VDD voltage 2.0 ~ 2.1 */
144272cc70bSAndy Fleming #define MMC_VDD_21_22		0x00000200	/* VDD voltage 2.1 ~ 2.2 */
145272cc70bSAndy Fleming #define MMC_VDD_22_23		0x00000400	/* VDD voltage 2.2 ~ 2.3 */
146272cc70bSAndy Fleming #define MMC_VDD_23_24		0x00000800	/* VDD voltage 2.3 ~ 2.4 */
147272cc70bSAndy Fleming #define MMC_VDD_24_25		0x00001000	/* VDD voltage 2.4 ~ 2.5 */
148272cc70bSAndy Fleming #define MMC_VDD_25_26		0x00002000	/* VDD voltage 2.5 ~ 2.6 */
149272cc70bSAndy Fleming #define MMC_VDD_26_27		0x00004000	/* VDD voltage 2.6 ~ 2.7 */
150272cc70bSAndy Fleming #define MMC_VDD_27_28		0x00008000	/* VDD voltage 2.7 ~ 2.8 */
151272cc70bSAndy Fleming #define MMC_VDD_28_29		0x00010000	/* VDD voltage 2.8 ~ 2.9 */
152272cc70bSAndy Fleming #define MMC_VDD_29_30		0x00020000	/* VDD voltage 2.9 ~ 3.0 */
153272cc70bSAndy Fleming #define MMC_VDD_30_31		0x00040000	/* VDD voltage 3.0 ~ 3.1 */
154272cc70bSAndy Fleming #define MMC_VDD_31_32		0x00080000	/* VDD voltage 3.1 ~ 3.2 */
155272cc70bSAndy Fleming #define MMC_VDD_32_33		0x00100000	/* VDD voltage 3.2 ~ 3.3 */
156272cc70bSAndy Fleming #define MMC_VDD_33_34		0x00200000	/* VDD voltage 3.3 ~ 3.4 */
157272cc70bSAndy Fleming #define MMC_VDD_34_35		0x00400000	/* VDD voltage 3.4 ~ 3.5 */
158272cc70bSAndy Fleming #define MMC_VDD_35_36		0x00800000	/* VDD voltage 3.5 ~ 3.6 */
159272cc70bSAndy Fleming 
160272cc70bSAndy Fleming #define MMC_SWITCH_MODE_CMD_SET		0x00 /* Change the command set */
161272cc70bSAndy Fleming #define MMC_SWITCH_MODE_SET_BITS	0x01 /* Set bits in EXT_CSD byte
162272cc70bSAndy Fleming 						addressed by index which are
163272cc70bSAndy Fleming 						1 in value field */
164272cc70bSAndy Fleming #define MMC_SWITCH_MODE_CLEAR_BITS	0x02 /* Clear bits in EXT_CSD byte
165272cc70bSAndy Fleming 						addressed by index, which are
166272cc70bSAndy Fleming 						1 in value field */
167272cc70bSAndy Fleming #define MMC_SWITCH_MODE_WRITE_BYTE	0x03 /* Set target byte to value */
168272cc70bSAndy Fleming 
169272cc70bSAndy Fleming #define SD_SWITCH_CHECK		0
170272cc70bSAndy Fleming #define SD_SWITCH_SWITCH	1
171272cc70bSAndy Fleming 
172272cc70bSAndy Fleming /*
173272cc70bSAndy Fleming  * EXT_CSD fields
174272cc70bSAndy Fleming  */
175a7f852b6SDiego Santa Cruz #define EXT_CSD_ENH_START_ADDR		136	/* R/W */
176a7f852b6SDiego Santa Cruz #define EXT_CSD_ENH_SIZE_MULT		140	/* R/W */
177f866a46dSStephen Warren #define EXT_CSD_GP_SIZE_MULT		143	/* R/W */
178d7b29129SMarkus Niebel #define EXT_CSD_PARTITION_SETTING	155	/* R/W */
1791937e5aaSOliver Metz #define EXT_CSD_PARTITIONS_ATTRIBUTE	156	/* R/W */
180ac9da0e0SDiego Santa Cruz #define EXT_CSD_MAX_ENH_SIZE_MULT	157	/* R */
1810560db18SLei Wen #define EXT_CSD_PARTITIONING_SUPPORT	160	/* RO */
18233ace362STom Rini #define EXT_CSD_RST_N_FUNCTION		162	/* R/W */
183cd3d4880STomas Melin #define EXT_CSD_BKOPS_EN		163	/* R/W & R/W/E */
1848dda5b0eSDiego Santa Cruz #define EXT_CSD_WR_REL_PARAM		166	/* R */
1858dda5b0eSDiego Santa Cruz #define EXT_CSD_WR_REL_SET		167	/* R/W */
186f866a46dSStephen Warren #define EXT_CSD_RPMB_MULT		168	/* RO */
1870560db18SLei Wen #define EXT_CSD_ERASE_GROUP_DEF		175	/* R/W */
1883690d6d6SAmar #define EXT_CSD_BOOT_BUS_WIDTH		177
189bc897b1dSLei Wen #define EXT_CSD_PART_CONF		179	/* R/W */
190272cc70bSAndy Fleming #define EXT_CSD_BUS_WIDTH		183	/* R/W */
191227f658eSZiyuan Xu #define EXT_CSD_STROBE_SUPPORT		184	/* RO */
192272cc70bSAndy Fleming #define EXT_CSD_HS_TIMING		185	/* R/W */
193272cc70bSAndy Fleming #define EXT_CSD_REV			192	/* RO */
1940560db18SLei Wen #define EXT_CSD_CARD_TYPE		196	/* RO */
195*7a9b5d70SYifeng Zhao #define EXT_CSD_CARD_TYPE		196	/* RO */
196*7a9b5d70SYifeng Zhao #define EXT_CSD_DRIVER_STRENGTH		197	/* RO */
197272cc70bSAndy Fleming #define EXT_CSD_SEC_CNT			212	/* RO, 4 bytes */
198f866a46dSStephen Warren #define EXT_CSD_HC_WP_GRP_SIZE		221	/* RO */
1990560db18SLei Wen #define EXT_CSD_HC_ERASE_GRP_SIZE	224	/* RO */
2008948ea83SStephen Warren #define EXT_CSD_BOOT_MULT		226	/* RO */
201a6a1f5f8SJason Zhu #define EXT_CSD_SEC_FEATURE_SUPPORT     231     /* RO */
202cd3d4880STomas Melin #define EXT_CSD_BKOPS_SUPPORT		502	/* RO */
203272cc70bSAndy Fleming 
204272cc70bSAndy Fleming /*
205272cc70bSAndy Fleming  * EXT_CSD field definitions
206272cc70bSAndy Fleming  */
207272cc70bSAndy Fleming 
208272cc70bSAndy Fleming #define EXT_CSD_CMD_SET_NORMAL		(1 << 0)
209272cc70bSAndy Fleming #define EXT_CSD_CMD_SET_SECURE		(1 << 1)
210272cc70bSAndy Fleming #define EXT_CSD_CMD_SET_CPSECURE	(1 << 2)
211272cc70bSAndy Fleming 
212272cc70bSAndy Fleming #define EXT_CSD_CARD_TYPE_26	(1 << 0)	/* Card can run at 26MHz */
213272cc70bSAndy Fleming #define EXT_CSD_CARD_TYPE_52	(1 << 1)	/* Card can run at 52MHz */
214227f658eSZiyuan Xu #define EXT_CSD_CARD_TYPE_HS	(EXT_CSD_CARD_TYPE_26 | \
215227f658eSZiyuan Xu 				 EXT_CSD_CARD_TYPE_52)
216227f658eSZiyuan Xu #define EXT_CSD_CARD_TYPE_HS200_1_8V	BIT(4)	/* Card can run at 200MHz */
217227f658eSZiyuan Xu #define EXT_CSD_CARD_TYPE_HS200_1_2V	BIT(5)	/* Card can run at 200MHz */
218227f658eSZiyuan Xu #define EXT_CSD_CARD_TYPE_HS200		(EXT_CSD_CARD_TYPE_HS200_1_8V | \
219227f658eSZiyuan Xu 					 EXT_CSD_CARD_TYPE_HS200_1_2V)
220227f658eSZiyuan Xu #define EXT_CSD_CARD_TYPE_HS400_1_8V	BIT(6)	/* Card can run at 200MHz DDR, 1.8V */
221227f658eSZiyuan Xu #define EXT_CSD_CARD_TYPE_HS400_1_2V	BIT(7)	/* Card can run at 200MHz DDR, 1.2V */
222227f658eSZiyuan Xu #define EXT_CSD_CARD_TYPE_HS400		(EXT_CSD_CARD_TYPE_HS400_1_8V | \
223227f658eSZiyuan Xu 					 EXT_CSD_CARD_TYPE_HS400_1_2V)
224227f658eSZiyuan Xu #define EXT_CSD_CARD_TYPE_HS400ES	BIT(8)	/* Card can run at HS400ES */
225227f658eSZiyuan Xu 
226d22e3d46SJaehoon Chung #define EXT_CSD_CARD_TYPE_DDR_1_8V	(1 << 2)
227d22e3d46SJaehoon Chung #define EXT_CSD_CARD_TYPE_DDR_1_2V	(1 << 3)
228d22e3d46SJaehoon Chung #define EXT_CSD_CARD_TYPE_DDR_52	(EXT_CSD_CARD_TYPE_DDR_1_8V \
229d22e3d46SJaehoon Chung 					| EXT_CSD_CARD_TYPE_DDR_1_2V)
230272cc70bSAndy Fleming 
231272cc70bSAndy Fleming #define EXT_CSD_BUS_WIDTH_1	0	/* Card is in 1 bit mode */
232272cc70bSAndy Fleming #define EXT_CSD_BUS_WIDTH_4	1	/* Card is in 4 bit mode */
233272cc70bSAndy Fleming #define EXT_CSD_BUS_WIDTH_8	2	/* Card is in 8 bit mode */
234d22e3d46SJaehoon Chung #define EXT_CSD_DDR_BUS_WIDTH_4	5	/* Card is in 4 bit DDR mode */
235d22e3d46SJaehoon Chung #define EXT_CSD_DDR_BUS_WIDTH_8	6	/* Card is in 8 bit DDR mode */
23613669fc5SYifeng Zhao #define EXT_CSD_BUS_WIDTH_STROBE BIT(7) /* Enhanced strobe mode */
237341188b9SHaavard Skinnemoen 
238e61cd3d7SZiyuan Xu #define EXT_CSD_TIMING_BC	0	/* Backwards compatility */
239e61cd3d7SZiyuan Xu #define EXT_CSD_TIMING_HS	1	/* High speed */
240e61cd3d7SZiyuan Xu #define EXT_CSD_TIMING_HS200	2	/* HS200 */
241e61cd3d7SZiyuan Xu #define EXT_CSD_TIMING_HS400	3	/* HS400 */
242e61cd3d7SZiyuan Xu #define EXT_CSD_DRV_STR_SHIFT	4	/* Driver Strength shift */
243e61cd3d7SZiyuan Xu 
2443690d6d6SAmar #define EXT_CSD_BOOT_ACK_ENABLE			(1 << 6)
2453690d6d6SAmar #define EXT_CSD_BOOT_PARTITION_ENABLE		(1 << 3)
2463690d6d6SAmar #define EXT_CSD_PARTITION_ACCESS_ENABLE		(1 << 0)
2473690d6d6SAmar #define EXT_CSD_PARTITION_ACCESS_DISABLE	(0 << 0)
2483690d6d6SAmar 
2493690d6d6SAmar #define EXT_CSD_BOOT_ACK(x)		(x << 6)
2503690d6d6SAmar #define EXT_CSD_BOOT_PART_NUM(x)	(x << 3)
2513690d6d6SAmar #define EXT_CSD_PARTITION_ACCESS(x)	(x << 0)
2523690d6d6SAmar 
253bdb60996SAngelo Dureghello #define EXT_CSD_EXTRACT_BOOT_ACK(x)		(((x) >> 6) & 0x1)
254bdb60996SAngelo Dureghello #define EXT_CSD_EXTRACT_BOOT_PART(x)		(((x) >> 3) & 0x7)
255bdb60996SAngelo Dureghello #define EXT_CSD_EXTRACT_PARTITION_ACCESS(x)	((x) & 0x7)
256bdb60996SAngelo Dureghello 
2575a99b9deSTom Rini #define EXT_CSD_BOOT_BUS_WIDTH_MODE(x)	(x << 3)
2585a99b9deSTom Rini #define EXT_CSD_BOOT_BUS_WIDTH_RESET(x)	(x << 2)
2595a99b9deSTom Rini #define EXT_CSD_BOOT_BUS_WIDTH_WIDTH(x)	(x)
2603690d6d6SAmar 
261d7b29129SMarkus Niebel #define EXT_CSD_PARTITION_SETTING_COMPLETED	(1 << 0)
262d7b29129SMarkus Niebel 
263c3dbb4f9SDiego Santa Cruz #define EXT_CSD_ENH_USR		(1 << 0)	/* user data area is enhanced */
264c3dbb4f9SDiego Santa Cruz #define EXT_CSD_ENH_GP(x)	(1 << ((x)+1))	/* GP part (x+1) is enhanced */
265c3dbb4f9SDiego Santa Cruz 
2668dda5b0eSDiego Santa Cruz #define EXT_CSD_HS_CTRL_REL	(1 << 0)	/* host controlled WR_REL_SET */
2678dda5b0eSDiego Santa Cruz 
2688dda5b0eSDiego Santa Cruz #define EXT_CSD_WR_DATA_REL_USR		(1 << 0)	/* user data area WR_REL */
2698dda5b0eSDiego Santa Cruz #define EXT_CSD_WR_DATA_REL_GP(x)	(1 << ((x)+1))	/* GP part (x+1) WR_REL */
2708dda5b0eSDiego Santa Cruz 
2711de97f98SAndy Fleming #define R1_ILLEGAL_COMMAND		(1 << 22)
2721de97f98SAndy Fleming #define R1_APP_CMD			(1 << 5)
2731de97f98SAndy Fleming 
274272cc70bSAndy Fleming #define MMC_RSP_PRESENT (1 << 0)
275272cc70bSAndy Fleming #define MMC_RSP_136	(1 << 1)		/* 136 bit response */
276272cc70bSAndy Fleming #define MMC_RSP_CRC	(1 << 2)		/* expect valid crc */
277272cc70bSAndy Fleming #define MMC_RSP_BUSY	(1 << 3)		/* card may send busy */
278272cc70bSAndy Fleming #define MMC_RSP_OPCODE	(1 << 4)		/* response contains opcode */
279272cc70bSAndy Fleming 
280a6a1f5f8SJason Zhu #define EXT_CSD_SEC_ER_EN      BIT(0)
281a6a1f5f8SJason Zhu #define EXT_CSD_SEC_BD_BLK_EN  BIT(2)
282a6a1f5f8SJason Zhu #define EXT_CSD_SEC_GB_CL_EN   BIT(4)
283a6a1f5f8SJason Zhu #define EXT_CSD_SEC_SANITIZE   BIT(6)  /* v4.5 only */
284a6a1f5f8SJason Zhu 
285272cc70bSAndy Fleming #define MMC_RSP_NONE	(0)
286272cc70bSAndy Fleming #define MMC_RSP_R1	(MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE)
287272cc70bSAndy Fleming #define MMC_RSP_R1b	(MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE| \
288272cc70bSAndy Fleming 			MMC_RSP_BUSY)
289272cc70bSAndy Fleming #define MMC_RSP_R2	(MMC_RSP_PRESENT|MMC_RSP_136|MMC_RSP_CRC)
290272cc70bSAndy Fleming #define MMC_RSP_R3	(MMC_RSP_PRESENT)
291272cc70bSAndy Fleming #define MMC_RSP_R4	(MMC_RSP_PRESENT)
292272cc70bSAndy Fleming #define MMC_RSP_R5	(MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE)
293272cc70bSAndy Fleming #define MMC_RSP_R6	(MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE)
294272cc70bSAndy Fleming #define MMC_RSP_R7	(MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE)
295272cc70bSAndy Fleming 
296bc897b1dSLei Wen #define MMCPART_NOAVAILABLE	(0xff)
297bc897b1dSLei Wen #define PART_ACCESS_MASK	(0x7)
298bc897b1dSLei Wen #define PART_SUPPORT		(0x1)
299c3dbb4f9SDiego Santa Cruz #define ENHNCD_SUPPORT		(0x2)
3001937e5aaSOliver Metz #define PART_ENH_ATTRIB		(0x1f)
30171f95118Swdenk 
3028bfa195eSSimon Glass /* Maximum block size for MMC */
3038bfa195eSSimon Glass #define MMC_MAX_BLOCK_LEN	512
3048bfa195eSSimon Glass 
3053690d6d6SAmar /* The number of MMC physical partitions.  These consist of:
3063690d6d6SAmar  * boot partitions (2), general purpose partitions (4) in MMC v4.4.
3073690d6d6SAmar  */
3083690d6d6SAmar #define MMC_NUM_BOOT_PARTITION	2
30991fdabc6SPierre Aubert #define MMC_PART_RPMB           3       /* RPMB partition number */
3103690d6d6SAmar 
31187b8e6deSHisping Lin /* Sizes of RPMB data frame */
31287b8e6deSHisping Lin #define RPMB_SZ_STUFF		196
31387b8e6deSHisping Lin #define RPMB_SZ_MAC		32
31487b8e6deSHisping Lin #define RPMB_SZ_DATA		256
31587b8e6deSHisping Lin #define RPMB_SZ_NONCE		16
31687b8e6deSHisping Lin 
31787b8e6deSHisping Lin /* Structure of RPMB data frame. */
31887b8e6deSHisping Lin struct s_rpmb {
31987b8e6deSHisping Lin 	unsigned char stuff[RPMB_SZ_STUFF];
32087b8e6deSHisping Lin 	unsigned char mac[RPMB_SZ_MAC];
32187b8e6deSHisping Lin 	unsigned char data[RPMB_SZ_DATA];
32287b8e6deSHisping Lin 	unsigned char nonce[RPMB_SZ_NONCE];
32387b8e6deSHisping Lin 	unsigned int write_counter;
32487b8e6deSHisping Lin 	unsigned short address;
32587b8e6deSHisping Lin 	unsigned short block_count;
32687b8e6deSHisping Lin 	unsigned short result;
32787b8e6deSHisping Lin 	unsigned short request;
32887b8e6deSHisping Lin } __packed;
32987b8e6deSHisping Lin 
33087b8e6deSHisping Lin struct s_rpmb_verify {
33187b8e6deSHisping Lin 	unsigned char data[RPMB_SZ_DATA];
33287b8e6deSHisping Lin 	unsigned char nonce[RPMB_SZ_NONCE];
33387b8e6deSHisping Lin 	unsigned int write_counter;
33487b8e6deSHisping Lin 	unsigned short address;
33587b8e6deSHisping Lin 	unsigned short block_count;
33687b8e6deSHisping Lin 	unsigned short result;
33787b8e6deSHisping Lin 	unsigned short request;
33887b8e6deSHisping Lin } __packed;
33987b8e6deSHisping Lin 
34087b8e6deSHisping Lin int init_rpmb(void);
34187b8e6deSHisping Lin int finish_rpmb(void);
34287b8e6deSHisping Lin int do_readcounter(struct s_rpmb *requestpackets);
34387b8e6deSHisping Lin int do_programkey(struct s_rpmb *requestpackets);
34487b8e6deSHisping Lin int do_authenticatedread(struct s_rpmb *requestpackets, uint16_t block_count);
34587b8e6deSHisping Lin int do_authenticatedwrite(struct s_rpmb *requestpackets);
34687b8e6deSHisping Lin struct mmc *do_returnmmc(void);
34787b8e6deSHisping Lin 
348ea5fd1c6SHisping Lin int read_counter(struct mmc *mmc, struct s_rpmb *requestpackets);
349ea5fd1c6SHisping Lin int program_key(struct mmc *mmc, struct s_rpmb *requestpackets);
350ea5fd1c6SHisping Lin int authenticated_read
351ea5fd1c6SHisping Lin 	(struct mmc *mmc, struct s_rpmb *requestpackets, uint16_t block_count);
352ea5fd1c6SHisping Lin int authenticated_write(struct mmc *mmc, struct s_rpmb *requestpackets);
353ea5fd1c6SHisping Lin 
354e7ecf7cbSSimon Glass /* Driver model support */
355e7ecf7cbSSimon Glass 
356e7ecf7cbSSimon Glass /**
357e7ecf7cbSSimon Glass  * struct mmc_uclass_priv - Holds information about a device used by the uclass
358e7ecf7cbSSimon Glass  */
359e7ecf7cbSSimon Glass struct mmc_uclass_priv {
360e7ecf7cbSSimon Glass 	struct mmc *mmc;
361e7ecf7cbSSimon Glass };
362e7ecf7cbSSimon Glass 
363a6a1f5f8SJason Zhu struct emmc_esr {
364a6a1f5f8SJason Zhu 	unsigned int mmc_can_trim;
365a6a1f5f8SJason Zhu };
366a6a1f5f8SJason Zhu 
367e7ecf7cbSSimon Glass /**
368e7ecf7cbSSimon Glass  * mmc_get_mmc_dev() - get the MMC struct pointer for a device
369e7ecf7cbSSimon Glass  *
370e7ecf7cbSSimon Glass  * Provided that the device is already probed and ready for use, this value
371e7ecf7cbSSimon Glass  * will be available.
372e7ecf7cbSSimon Glass  *
373e7ecf7cbSSimon Glass  * @dev:	Device
374e7ecf7cbSSimon Glass  * @return associated mmc struct pointer if available, else NULL
375e7ecf7cbSSimon Glass  */
376e7ecf7cbSSimon Glass struct mmc *mmc_get_mmc_dev(struct udevice *dev);
377e7ecf7cbSSimon Glass 
378e7ecf7cbSSimon Glass /* End of driver model support */
379e7ecf7cbSSimon Glass 
3801de97f98SAndy Fleming struct mmc_cid {
3811de97f98SAndy Fleming 	unsigned long psn;
3821de97f98SAndy Fleming 	unsigned short oid;
3831de97f98SAndy Fleming 	unsigned char mid;
3841de97f98SAndy Fleming 	unsigned char prv;
3851de97f98SAndy Fleming 	unsigned char mdt;
3861de97f98SAndy Fleming 	char pnm[7];
3871de97f98SAndy Fleming };
3881de97f98SAndy Fleming 
389272cc70bSAndy Fleming struct mmc_cmd {
390272cc70bSAndy Fleming 	ushort cmdidx;
391272cc70bSAndy Fleming 	uint resp_type;
392272cc70bSAndy Fleming 	uint cmdarg;
3930b453ffeSRabin Vincent 	uint response[4];
394272cc70bSAndy Fleming };
395272cc70bSAndy Fleming 
396272cc70bSAndy Fleming struct mmc_data {
397272cc70bSAndy Fleming 	union {
398272cc70bSAndy Fleming 		char *dest;
399272cc70bSAndy Fleming 		const char *src; /* src buffers don't get written to */
400272cc70bSAndy Fleming 	};
401272cc70bSAndy Fleming 	uint flags;
402272cc70bSAndy Fleming 	uint blocks;
403272cc70bSAndy Fleming 	uint blocksize;
404272cc70bSAndy Fleming };
405272cc70bSAndy Fleming 
406ab769f22SPantelis Antoniou /* forward decl. */
407ab769f22SPantelis Antoniou struct mmc;
408ab769f22SPantelis Antoniou 
409e7881d85SSimon Glass #if CONFIG_IS_ENABLED(DM_MMC)
4108ca51e51SSimon Glass struct dm_mmc_ops {
4118ca51e51SSimon Glass 	/**
4128ca51e51SSimon Glass 	 * send_cmd() - Send a command to the MMC device
4138ca51e51SSimon Glass 	 *
4148ca51e51SSimon Glass 	 * @dev:	Device to receive the command
4158ca51e51SSimon Glass 	 * @cmd:	Command to send
4168ca51e51SSimon Glass 	 * @data:	Additional data to send/receive
4178ca51e51SSimon Glass 	 * @return 0 if OK, -ve on error
4188ca51e51SSimon Glass 	 */
4198ca51e51SSimon Glass 	int (*send_cmd)(struct udevice *dev, struct mmc_cmd *cmd,
4208ca51e51SSimon Glass 			struct mmc_data *data);
4218ca51e51SSimon Glass 
4228ca51e51SSimon Glass 	/**
42347f7fd3aSJason Zhu 	 * send_cmd_prepare() - Send a command to the MMC device
42447f7fd3aSJason Zhu 	 *
42547f7fd3aSJason Zhu 	 * @dev:	Device to receive the command
42647f7fd3aSJason Zhu 	 * @cmd:	Command to send
42747f7fd3aSJason Zhu 	 * @data:	Additional data to send/receive
42847f7fd3aSJason Zhu 	 * @return 0 if OK, -ve on error
42947f7fd3aSJason Zhu 	 */
43047f7fd3aSJason Zhu #ifdef CONFIG_SPL_BLK_READ_PREPARE
43147f7fd3aSJason Zhu 	int (*send_cmd_prepare)(struct udevice *dev, struct mmc_cmd *cmd,
43247f7fd3aSJason Zhu 				struct mmc_data *data);
43347f7fd3aSJason Zhu #endif
43447f7fd3aSJason Zhu 	/**
435ad77484aSZiyuan Xu 	 * card_busy() - Query the card device status
436ad77484aSZiyuan Xu 	 *
437ad77484aSZiyuan Xu 	 * @dev:	Device to update
438ad77484aSZiyuan Xu 	 * @return true if card device is busy
439ad77484aSZiyuan Xu 	 */
440ad77484aSZiyuan Xu 	bool (*card_busy)(struct udevice *dev);
441ad77484aSZiyuan Xu 
442ad77484aSZiyuan Xu 	/**
4438ca51e51SSimon Glass 	 * set_ios() - Set the I/O speed/width for an MMC device
4448ca51e51SSimon Glass 	 *
4458ca51e51SSimon Glass 	 * @dev:	Device to update
4468ca51e51SSimon Glass 	 * @return 0 if OK, -ve on error
4478ca51e51SSimon Glass 	 */
4488ca51e51SSimon Glass 	int (*set_ios)(struct udevice *dev);
4498ca51e51SSimon Glass 
4508ca51e51SSimon Glass 	/**
4518ca51e51SSimon Glass 	 * get_cd() - See whether a card is present
4528ca51e51SSimon Glass 	 *
4538ca51e51SSimon Glass 	 * @dev:	Device to check
4548ca51e51SSimon Glass 	 * @return 0 if not present, 1 if present, -ve on error
4558ca51e51SSimon Glass 	 */
4568ca51e51SSimon Glass 	int (*get_cd)(struct udevice *dev);
4578ca51e51SSimon Glass 
4588ca51e51SSimon Glass 	/**
4598ca51e51SSimon Glass 	 * get_wp() - See whether a card has write-protect enabled
4608ca51e51SSimon Glass 	 *
4618ca51e51SSimon Glass 	 * @dev:	Device to check
4628ca51e51SSimon Glass 	 * @return 0 if write-enabled, 1 if write-protected, -ve on error
4638ca51e51SSimon Glass 	 */
4648ca51e51SSimon Glass 	int (*get_wp)(struct udevice *dev);
46549dba033SZiyuan Xu 
46649dba033SZiyuan Xu 	/**
46749dba033SZiyuan Xu 	 * execute_tuning() - Find the optimal sampling point of a data
46849dba033SZiyuan Xu 	 *			input signals.
46949dba033SZiyuan Xu 	 *
47049dba033SZiyuan Xu 	 * @dev:	Device to check
47149dba033SZiyuan Xu 	 * @opcode:	The tuning command opcode value is different
47249dba033SZiyuan Xu 	 *		for SD and eMMC cards
47349dba033SZiyuan Xu 	 * @return 0 if write-enabled, 1 if write-protected, -ve on error
47449dba033SZiyuan Xu 	 */
47549dba033SZiyuan Xu 	int (*execute_tuning)(struct udevice *dev, u32 opcode);
47613669fc5SYifeng Zhao 	/* set_enhanced_strobe() - set HS400 enhanced strobe */
47713669fc5SYifeng Zhao 	int (*set_enhanced_strobe)(struct udevice *dev);
4788ca51e51SSimon Glass };
4798ca51e51SSimon Glass 
4808ca51e51SSimon Glass #define mmc_get_ops(dev)        ((struct dm_mmc_ops *)(dev)->driver->ops)
4818ca51e51SSimon Glass 
4828ca51e51SSimon Glass int dm_mmc_send_cmd(struct udevice *dev, struct mmc_cmd *cmd,
4838ca51e51SSimon Glass 		    struct mmc_data *data);
4848ca51e51SSimon Glass int dm_mmc_set_ios(struct udevice *dev);
4858ca51e51SSimon Glass int dm_mmc_get_cd(struct udevice *dev);
4868ca51e51SSimon Glass int dm_mmc_get_wp(struct udevice *dev);
4878ca51e51SSimon Glass 
4888ca51e51SSimon Glass /* Transition functions for compatibility */
489ad77484aSZiyuan Xu bool mmc_card_busy(struct mmc *mmc);
490ad77484aSZiyuan Xu bool mmc_can_card_busy(struct mmc *mmc);
4918ca51e51SSimon Glass int mmc_set_ios(struct mmc *mmc);
4928ca51e51SSimon Glass int mmc_getcd(struct mmc *mmc);
4938ca51e51SSimon Glass int mmc_getwp(struct mmc *mmc);
4948ca51e51SSimon Glass 
49513669fc5SYifeng Zhao int mmc_set_enhanced_strobe(struct mmc *mmc);
4968ca51e51SSimon Glass #else
497ab769f22SPantelis Antoniou struct mmc_ops {
498ad77484aSZiyuan Xu 	bool (*card_busy)(struct mmc *mmc);
499ab769f22SPantelis Antoniou 	int (*send_cmd)(struct mmc *mmc,
500ab769f22SPantelis Antoniou 			struct mmc_cmd *cmd, struct mmc_data *data);
50107b0b9c0SJaehoon Chung 	int (*set_ios)(struct mmc *mmc);
502ab769f22SPantelis Antoniou 	int (*init)(struct mmc *mmc);
503ab769f22SPantelis Antoniou 	int (*getcd)(struct mmc *mmc);
504ab769f22SPantelis Antoniou 	int (*getwp)(struct mmc *mmc);
50549dba033SZiyuan Xu 	int (*execute_tuning)(struct udevice *dev, u32 opcode);
506ab769f22SPantelis Antoniou };
5078ca51e51SSimon Glass #endif
508ab769f22SPantelis Antoniou 
50993bfd616SPantelis Antoniou struct mmc_config {
51093bfd616SPantelis Antoniou 	const char *name;
511e7881d85SSimon Glass #if !CONFIG_IS_ENABLED(DM_MMC)
51293bfd616SPantelis Antoniou 	const struct mmc_ops *ops;
5138ca51e51SSimon Glass #endif
51493bfd616SPantelis Antoniou 	uint host_caps;
515272cc70bSAndy Fleming 	uint voltages;
516272cc70bSAndy Fleming 	uint f_min;
517272cc70bSAndy Fleming 	uint f_max;
51893bfd616SPantelis Antoniou 	uint b_max;
51993bfd616SPantelis Antoniou 	unsigned char part_type;
520*7a9b5d70SYifeng Zhao 	u8 fixed_drv_type;
52193bfd616SPantelis Antoniou };
52293bfd616SPantelis Antoniou 
5233697e599SPeng Fan struct sd_ssr {
5243697e599SPeng Fan 	unsigned int au;		/* In sectors */
5253697e599SPeng Fan 	unsigned int erase_timeout;	/* In milliseconds */
5263697e599SPeng Fan 	unsigned int erase_offset;	/* In milliseconds */
5273697e599SPeng Fan };
5283697e599SPeng Fan 
5298ca51e51SSimon Glass /*
5308ca51e51SSimon Glass  * With CONFIG_DM_MMC enabled, struct mmc can be accessed from the MMC device
5318ca51e51SSimon Glass  * with mmc_get_mmc_dev().
5328ca51e51SSimon Glass  *
5338ca51e51SSimon Glass  * TODO struct mmc should be in mmc_private but it's hard to fix right now
5348ca51e51SSimon Glass  */
53593bfd616SPantelis Antoniou struct mmc {
536c4d660d4SSimon Glass #if !CONFIG_IS_ENABLED(BLK)
53793bfd616SPantelis Antoniou 	struct list_head link;
53833fb211dSSimon Glass #endif
53993bfd616SPantelis Antoniou 	const struct mmc_config *cfg;	/* provided configuration */
54093bfd616SPantelis Antoniou 	uint version;
54193bfd616SPantelis Antoniou 	void *priv;
54293bfd616SPantelis Antoniou 	uint has_init;
543272cc70bSAndy Fleming 	int high_capacity;
544272cc70bSAndy Fleming 	uint bus_width;
54549dba033SZiyuan Xu 
54649dba033SZiyuan Xu #define MMC_BUS_WIDTH_1BIT	1
54749dba033SZiyuan Xu #define MMC_BUS_WIDTH_4BIT	4
54849dba033SZiyuan Xu #define MMC_BUS_WIDTH_8BIT	8
54949dba033SZiyuan Xu 
55081db2d36SZiyuan Xu 	uint timing;
55181db2d36SZiyuan Xu 
55281db2d36SZiyuan Xu #define MMC_TIMING_LEGACY	0
55381db2d36SZiyuan Xu #define MMC_TIMING_MMC_HS	1
55481db2d36SZiyuan Xu #define MMC_TIMING_SD_HS	2
55581db2d36SZiyuan Xu #define MMC_TIMING_UHS_SDR12	3
55681db2d36SZiyuan Xu #define MMC_TIMING_UHS_SDR25	4
55781db2d36SZiyuan Xu #define MMC_TIMING_UHS_SDR50	5
55881db2d36SZiyuan Xu #define MMC_TIMING_UHS_SDR104	6
55981db2d36SZiyuan Xu #define MMC_TIMING_UHS_DDR50	7
56081db2d36SZiyuan Xu #define MMC_TIMING_MMC_DDR52	8
56181db2d36SZiyuan Xu #define MMC_TIMING_MMC_HS200	9
56281db2d36SZiyuan Xu #define MMC_TIMING_MMC_HS400	10
56381db2d36SZiyuan Xu #define MMC_TIMING_MMC_HS400ES	11
56481db2d36SZiyuan Xu 
565272cc70bSAndy Fleming 	uint clock;
56649dba033SZiyuan Xu 
56749dba033SZiyuan Xu #define MMC_HIGH_26_MAX_DTR	26000000
56849dba033SZiyuan Xu #define MMC_HIGH_52_MAX_DTR	52000000
56949dba033SZiyuan Xu #define MMC_HIGH_DDR_MAX_DTR	52000000
57049dba033SZiyuan Xu #define MMC_HS200_MAX_DTR	200000000
57149dba033SZiyuan Xu 
572272cc70bSAndy Fleming 	uint card_caps;
573272cc70bSAndy Fleming 	uint ocr;
574ab71188cSMarkus Niebel 	uint dsr;
575ab71188cSMarkus Niebel 	uint dsr_imp;
576272cc70bSAndy Fleming 	uint scr[2];
577272cc70bSAndy Fleming 	uint csd[4];
5780b453ffeSRabin Vincent 	uint cid[4];
579272cc70bSAndy Fleming 	ushort rca;
580c3dbb4f9SDiego Santa Cruz 	u8 part_support;
581c3dbb4f9SDiego Santa Cruz 	u8 part_attr;
5829e41a00bSDiego Santa Cruz 	u8 wr_rel_set;
5837ca0d3ddSTom Rini 	u8 part_config;
584272cc70bSAndy Fleming 	uint read_bl_len;
585272cc70bSAndy Fleming 	uint write_bl_len;
586a4ff9f83SDiego Santa Cruz 	uint erase_grp_size;	/* in 512-byte sectors */
587037dc0abSDiego Santa Cruz 	uint hc_wp_grp_size;	/* in 512-byte sectors */
58809494d3aSJason Zhu 	int default_phase;	/* set the default sample clock phase */
589e860ec32SJason Zhu 	uint init_retry;        /* re-init mmc when error occur */
5903697e599SPeng Fan 	struct sd_ssr	ssr;	/* SD status register */
591a6a1f5f8SJason Zhu 	struct emmc_esr esr;    /* emmc status register */
592272cc70bSAndy Fleming 	u64 capacity;
593f866a46dSStephen Warren 	u64 capacity_user;
594f866a46dSStephen Warren 	u64 capacity_boot;
595f866a46dSStephen Warren 	u64 capacity_rpmb;
596f866a46dSStephen Warren 	u64 capacity_gp[4];
597a7f852b6SDiego Santa Cruz 	u64 enh_user_start;
598a7f852b6SDiego Santa Cruz 	u64 enh_user_size;
599c4d660d4SSimon Glass #if !CONFIG_IS_ENABLED(BLK)
6004101f687SSimon Glass 	struct blk_desc block_dev;
60133fb211dSSimon Glass #endif
602e9550449SChe-Liang Chiou 	char op_cond_pending;	/* 1 if we are waiting on an op_cond command */
603e9550449SChe-Liang Chiou 	char init_in_progress;	/* 1 if we have done mmc_start_init() */
604e9550449SChe-Liang Chiou 	char preinit;		/* start init as early as possible */
605c4d660d4SSimon Glass #if CONFIG_IS_ENABLED(DM_MMC)
606cffe5d86SSimon Glass 	struct udevice *dev;	/* Device for this MMC controller */
607cffe5d86SSimon Glass #endif
608*7a9b5d70SYifeng Zhao 	u8 raw_driver_strength;
609272cc70bSAndy Fleming };
610272cc70bSAndy Fleming 
611ac9da0e0SDiego Santa Cruz struct mmc_hwpart_conf {
612ac9da0e0SDiego Santa Cruz 	struct {
613ac9da0e0SDiego Santa Cruz 		uint enh_start;	/* in 512-byte sectors */
614ac9da0e0SDiego Santa Cruz 		uint enh_size;	/* in 512-byte sectors, if 0 no enh area */
6158dda5b0eSDiego Santa Cruz 		unsigned wr_rel_change : 1;
6168dda5b0eSDiego Santa Cruz 		unsigned wr_rel_set : 1;
617ac9da0e0SDiego Santa Cruz 	} user;
618ac9da0e0SDiego Santa Cruz 	struct {
619ac9da0e0SDiego Santa Cruz 		uint size;	/* in 512-byte sectors */
6208dda5b0eSDiego Santa Cruz 		unsigned enhanced : 1;
6218dda5b0eSDiego Santa Cruz 		unsigned wr_rel_change : 1;
6228dda5b0eSDiego Santa Cruz 		unsigned wr_rel_set : 1;
623ac9da0e0SDiego Santa Cruz 	} gp_part[4];
624ac9da0e0SDiego Santa Cruz };
625ac9da0e0SDiego Santa Cruz 
626ac9da0e0SDiego Santa Cruz enum mmc_hwpart_conf_mode {
627ac9da0e0SDiego Santa Cruz 	MMC_HWPART_CONF_CHECK,
628ac9da0e0SDiego Santa Cruz 	MMC_HWPART_CONF_SET,
629ac9da0e0SDiego Santa Cruz 	MMC_HWPART_CONF_COMPLETE,
630ac9da0e0SDiego Santa Cruz };
631ac9da0e0SDiego Santa Cruz 
mmc_card_hs(struct mmc * mmc)63281db2d36SZiyuan Xu static inline bool mmc_card_hs(struct mmc *mmc)
63381db2d36SZiyuan Xu {
63481db2d36SZiyuan Xu 	return (mmc->timing == MMC_TIMING_MMC_HS) ||
63581db2d36SZiyuan Xu 		(mmc->timing == MMC_TIMING_SD_HS);
63681db2d36SZiyuan Xu }
63781db2d36SZiyuan Xu 
mmc_card_ddr(struct mmc * mmc)63881db2d36SZiyuan Xu static inline bool mmc_card_ddr(struct mmc *mmc)
63981db2d36SZiyuan Xu {
64081db2d36SZiyuan Xu 	return (mmc->timing == MMC_TIMING_UHS_DDR50) ||
64181db2d36SZiyuan Xu 		(mmc->timing == MMC_TIMING_MMC_DDR52) ||
64281db2d36SZiyuan Xu 		(mmc->timing == MMC_TIMING_MMC_HS400) ||
64381db2d36SZiyuan Xu 		(mmc->timing == MMC_TIMING_MMC_HS400ES);
64481db2d36SZiyuan Xu }
64581db2d36SZiyuan Xu 
mmc_card_hs200(struct mmc * mmc)64681db2d36SZiyuan Xu static inline bool mmc_card_hs200(struct mmc *mmc)
64781db2d36SZiyuan Xu {
64881db2d36SZiyuan Xu 	return mmc->timing == MMC_TIMING_MMC_HS200;
64981db2d36SZiyuan Xu }
65081db2d36SZiyuan Xu 
mmc_card_ddr52(struct mmc * mmc)65181db2d36SZiyuan Xu static inline bool mmc_card_ddr52(struct mmc *mmc)
65281db2d36SZiyuan Xu {
65381db2d36SZiyuan Xu 	return mmc->timing == MMC_TIMING_MMC_DDR52;
65481db2d36SZiyuan Xu }
65581db2d36SZiyuan Xu 
mmc_card_hs400(struct mmc * mmc)65681db2d36SZiyuan Xu static inline bool mmc_card_hs400(struct mmc *mmc)
65781db2d36SZiyuan Xu {
65881db2d36SZiyuan Xu 	return mmc->timing == MMC_TIMING_MMC_HS400;
65981db2d36SZiyuan Xu }
66081db2d36SZiyuan Xu 
mmc_card_hs400es(struct mmc * mmc)66181db2d36SZiyuan Xu static inline bool mmc_card_hs400es(struct mmc *mmc)
66281db2d36SZiyuan Xu {
66381db2d36SZiyuan Xu 	return mmc->timing == MMC_TIMING_MMC_HS400ES;
66481db2d36SZiyuan Xu }
66581db2d36SZiyuan Xu 
66649dba033SZiyuan Xu int mmc_send_tuning(struct mmc *mmc, u32 opcode);
66749dba033SZiyuan Xu 
66893bfd616SPantelis Antoniou struct mmc *mmc_create(const struct mmc_config *cfg, void *priv);
669ad27dd5eSSimon Glass 
670ad27dd5eSSimon Glass /**
671ad27dd5eSSimon Glass  * mmc_bind() - Set up a new MMC device ready for probing
672ad27dd5eSSimon Glass  *
673ad27dd5eSSimon Glass  * A child block device is bound with the IF_TYPE_MMC interface type. This
674ad27dd5eSSimon Glass  * allows the device to be used with CONFIG_BLK
675ad27dd5eSSimon Glass  *
676ad27dd5eSSimon Glass  * @dev:	MMC device to set up
677ad27dd5eSSimon Glass  * @mmc:	MMC struct
678ad27dd5eSSimon Glass  * @cfg:	MMC configuration
679ad27dd5eSSimon Glass  * @return 0 if OK, -ve on error
680ad27dd5eSSimon Glass  */
681ad27dd5eSSimon Glass int mmc_bind(struct udevice *dev, struct mmc *mmc,
682ad27dd5eSSimon Glass 	     const struct mmc_config *cfg);
68393bfd616SPantelis Antoniou void mmc_destroy(struct mmc *mmc);
684ad27dd5eSSimon Glass 
685ad27dd5eSSimon Glass /**
686ad27dd5eSSimon Glass  * mmc_unbind() - Unbind a MMC device's child block device
687ad27dd5eSSimon Glass  *
688ad27dd5eSSimon Glass  * @dev:	MMC device
689ad27dd5eSSimon Glass  * @return 0 if OK, -ve on error
690ad27dd5eSSimon Glass  */
691ad27dd5eSSimon Glass int mmc_unbind(struct udevice *dev);
692272cc70bSAndy Fleming int mmc_initialize(bd_t *bis);
693272cc70bSAndy Fleming int mmc_init(struct mmc *mmc);
694272cc70bSAndy Fleming int mmc_read(struct mmc *mmc, u64 src, uchar *dst, int size);
6954a6ee172SJerry Huang void mmc_set_clock(struct mmc *mmc, uint clock);
696272cc70bSAndy Fleming struct mmc *find_mmc_device(int dev_num);
69789716964SSteve Sakoman int mmc_set_dev(int dev_num);
698272cc70bSAndy Fleming void print_mmc_devices(char separator);
69946683f3dSKever Yang 
70046683f3dSKever Yang /**
70146683f3dSKever Yang  * get_mmc_num() - get the total MMC device number
70246683f3dSKever Yang  *
70346683f3dSKever Yang  * @return 0 if there is no MMC device, else the number of devices
70446683f3dSKever Yang  */
705ea6ebe21SLei Wen int get_mmc_num(void);
706b5b838f1SMarek Vasut int mmc_switch_part(struct mmc *mmc, unsigned int part_num);
707ac9da0e0SDiego Santa Cruz int mmc_hwpart_config(struct mmc *mmc, const struct mmc_hwpart_conf *conf,
708ac9da0e0SDiego Santa Cruz 		      enum mmc_hwpart_conf_mode mode);
7098ca51e51SSimon Glass 
710e7881d85SSimon Glass #if !CONFIG_IS_ENABLED(DM_MMC)
71148972d90SThierry Reding int mmc_getcd(struct mmc *mmc);
712750121c3SJeroen Hofstee int board_mmc_getcd(struct mmc *mmc);
713d23d8d7eSNikita Kiryanov int mmc_getwp(struct mmc *mmc);
714750121c3SJeroen Hofstee int board_mmc_getwp(struct mmc *mmc);
7158ca51e51SSimon Glass #endif
7168ca51e51SSimon Glass 
717ab71188cSMarkus Niebel int mmc_set_dsr(struct mmc *mmc, u16 val);
7183690d6d6SAmar /* Function to change the size of boot partition and rpmb partitions */
7193690d6d6SAmar int mmc_boot_partition_size_change(struct mmc *mmc, unsigned long bootsize,
7203690d6d6SAmar 					unsigned long rpmbsize);
721792970b0STom Rini /* Function to modify the PARTITION_CONFIG field of EXT_CSD */
722792970b0STom Rini int mmc_set_part_conf(struct mmc *mmc, u8 ack, u8 part_num, u8 access);
7235a99b9deSTom Rini /* Function to modify the BOOT_BUS_WIDTH field of EXT_CSD */
7245a99b9deSTom Rini int mmc_set_boot_bus_width(struct mmc *mmc, u8 width, u8 reset, u8 mode);
72533ace362STom Rini /* Function to modify the RST_n_FUNCTION field of EXT_CSD */
72633ace362STom Rini int mmc_set_rst_n_function(struct mmc *mmc, u8 enable);
72791fdabc6SPierre Aubert /* Functions to read / write the RPMB partition */
72891fdabc6SPierre Aubert int mmc_rpmb_set_key(struct mmc *mmc, void *key);
72991fdabc6SPierre Aubert int mmc_rpmb_get_counter(struct mmc *mmc, unsigned long *counter);
73091fdabc6SPierre Aubert int mmc_rpmb_read(struct mmc *mmc, void *addr, unsigned short blk,
73191fdabc6SPierre Aubert 		  unsigned short cnt, unsigned char *key);
73291fdabc6SPierre Aubert int mmc_rpmb_write(struct mmc *mmc, void *addr, unsigned short blk,
73391fdabc6SPierre Aubert 		   unsigned short cnt, unsigned char *key);
734cd3d4880STomas Melin #ifdef CONFIG_CMD_BKOPS_ENABLE
735cd3d4880STomas Melin int mmc_set_bkops_enable(struct mmc *mmc);
736cd3d4880STomas Melin #endif
737cd3d4880STomas Melin 
738e9550449SChe-Liang Chiou /**
739e9550449SChe-Liang Chiou  * Start device initialization and return immediately; it does not block on
740e9550449SChe-Liang Chiou  * polling OCR (operation condition register) status.  Then you should call
741e9550449SChe-Liang Chiou  * mmc_init, which would block on polling OCR status and complete the device
742e9550449SChe-Liang Chiou  * initializatin.
743e9550449SChe-Liang Chiou  *
744e9550449SChe-Liang Chiou  * @param mmc	Pointer to a MMC device struct
745e9550449SChe-Liang Chiou  * @return 0 on success, IN_PROGRESS on waiting for OCR status, <0 on error.
746e9550449SChe-Liang Chiou  */
747e9550449SChe-Liang Chiou int mmc_start_init(struct mmc *mmc);
748e9550449SChe-Liang Chiou 
749e9550449SChe-Liang Chiou /**
750e9550449SChe-Liang Chiou  * Set preinit flag of mmc device.
751e9550449SChe-Liang Chiou  *
752e9550449SChe-Liang Chiou  * This will cause the device to be pre-inited during mmc_initialize(),
753e9550449SChe-Liang Chiou  * which may save boot time if the device is not accessed until later.
754e9550449SChe-Liang Chiou  * Some eMMC devices take 200-300ms to init, but unfortunately they
755e9550449SChe-Liang Chiou  * must be sent a series of commands to even get them to start preparing
756e9550449SChe-Liang Chiou  * for operation.
757e9550449SChe-Liang Chiou  *
758e9550449SChe-Liang Chiou  * @param mmc		Pointer to a MMC device struct
759e9550449SChe-Liang Chiou  * @param preinit	preinit flag value
760e9550449SChe-Liang Chiou  */
761e9550449SChe-Liang Chiou void mmc_set_preinit(struct mmc *mmc, int preinit);
762e9550449SChe-Liang Chiou 
7638687d5c8SPaul Burton #ifdef CONFIG_MMC_SPI
7640b2da7e2STom Rini #define mmc_host_is_spi(mmc)	((mmc)->cfg->host_caps & MMC_MODE_SPI)
7658687d5c8SPaul Burton #else
7668687d5c8SPaul Burton #define mmc_host_is_spi(mmc)	0
7678687d5c8SPaul Burton #endif
768d52ebf10SThomas Chou struct mmc *mmc_spi_init(uint bus, uint cs, uint speed, uint mode);
7691592ef85SReinhard Meyer 
77095de9ab2SPaul Kocialkowski void board_mmc_power_init(void);
7713c7ca967SFabio Estevam int board_mmc_init(bd_t *bis);
772750121c3SJeroen Hofstee int cpu_mmc_init(bd_t *bis);
773aeb80555SJeroen Hofstee int mmc_get_env_addr(struct mmc *mmc, int copy, u32 *env_addr);
774aa844fe1SClemens Gruber int mmc_get_env_dev(void);
7753c7ca967SFabio Estevam 
77693bfd616SPantelis Antoniou /* Set block count limit because of 16 bit register limit on some hardware*/
77793bfd616SPantelis Antoniou #ifndef CONFIG_SYS_MMC_MAX_BLK_COUNT
77893bfd616SPantelis Antoniou #define CONFIG_SYS_MMC_MAX_BLK_COUNT 65535
77993bfd616SPantelis Antoniou #endif
78093bfd616SPantelis Antoniou 
781cb5ec33dSSimon Glass /**
782cb5ec33dSSimon Glass  * mmc_get_blk_desc() - Get the block descriptor for an MMC device
783cb5ec33dSSimon Glass  *
784cb5ec33dSSimon Glass  * @mmc:	MMC device
785cb5ec33dSSimon Glass  * @return block device if found, else NULL
786cb5ec33dSSimon Glass  */
787cb5ec33dSSimon Glass struct blk_desc *mmc_get_blk_desc(struct mmc *mmc);
788cb5ec33dSSimon Glass 
789ace0ade6SJason Zhu 
790ace0ade6SJason Zhu /**
791ace0ade6SJason Zhu  * mmc_gpio_init_direct()
792ace0ade6SJason Zhu  *
793ace0ade6SJason Zhu  */
794ace0ade6SJason Zhu void mmc_gpio_init_direct(void);
795ace0ade6SJason Zhu 
796*7a9b5d70SYifeng Zhao #define mmc_driver_type_mask(n)		(1 << (n))
797*7a9b5d70SYifeng Zhao 
79871f95118Swdenk #endif /* _MMC_H_ */
79987b8e6deSHisping Lin 
800