xref: /rk3399_rockchip-uboot/include/lxt971a.h (revision 326ea986ac150acdc7656d57fca647db80b50158)
1429168eaSwdenk /***********************************************************************
2429168eaSwdenk  *
3429168eaSwdenk  * Copyright (C) 2004 by FS Forth-Systeme GmbH.
4429168eaSwdenk  * All rights reserved.
5429168eaSwdenk  *
6429168eaSwdenk  * $Id: ns9750_eth.h,v 1.2 2004/02/24 13:25:39 mpietrek Exp $
7429168eaSwdenk  * @Author: Markus Pietrek
8429168eaSwdenk  * @References: [1] NS9750 Hardware Reference, December 2003
9429168eaSwdenk  *              [2] Intel LXT971 Datasheet #249414 Rev. 02
10429168eaSwdenk  *              [3] NS7520 Linux Ethernet Driver
11429168eaSwdenk  *
12*1a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
13*1a459660SWolfgang Denk  */
14429168eaSwdenk 
15429168eaSwdenk #ifndef __LXT971A_H__
16429168eaSwdenk #define __LXT971A_H__
17429168eaSwdenk 
18429168eaSwdenk /* PHY definitions (LXT971A) [2] */
19429168eaSwdenk #define PHY_LXT971_PORT_CFG		(0x10)
20429168eaSwdenk #define PHY_LXT971_STAT2		(0x11)
21429168eaSwdenk #define PHY_LXT971_INT_ENABLE		(0x12)
22429168eaSwdenk #define PHY_LXT971_INT_STATUS		(0x13)
23429168eaSwdenk #define PHY_LXT971_LED_CFG		(0x14)
24429168eaSwdenk #define PHY_LXT971_DIG_CFG		(0x1A)
25429168eaSwdenk #define PHY_LXT971_TX_CTRL		(0x1E)
26429168eaSwdenk 
27429168eaSwdenk /* PORT_CFG Port Configuration Register Bit Fields */
28429168eaSwdenk #define PHY_LXT971_PORT_CFG_RES1        (0x8000)
29429168eaSwdenk #define PHY_LXT971_PORT_CFG_FORCE_LNK   (0x4000)
30429168eaSwdenk #define PHY_LXT971_PORT_CFG_TX_DISABLE  (0x2000)
31429168eaSwdenk #define PHY_LXT971_PORT_CFG_BYPASS_SCR  (0x1000)
32429168eaSwdenk #define PHY_LXT971_PORT_CFG_RES2        (0x0800)
33429168eaSwdenk #define PHY_LXT971_PORT_CFG_JABBER      (0x0400)
34429168eaSwdenk #define PHY_LXT971_PORT_CFG_SQE	        (0x0200)
35429168eaSwdenk #define PHY_LXT971_PORT_CFG_TP_LOOPBACK (0x0100)
36429168eaSwdenk #define PHY_LXT971_PORT_CFG_CRS_SEL     (0x0080)
37429168eaSwdenk #define PHY_LXT971_PORT_CFG_SLEEP_MODE  (0x0040)
38429168eaSwdenk #define PHY_LXT971_PORT_CFG_PRE_EN      (0x0020)
39429168eaSwdenk #define PHY_LXT971_PORT_CFG_SLEEP_T_MA  (0x0018)
40429168eaSwdenk #define PHY_LXT971_PORT_CFG_SLEEP_T_104 (0x0010)
41429168eaSwdenk #define PHY_LXT971_PORT_CFG_SLEEP_T_200 (0x0001)
42429168eaSwdenk #define PHY_LXT971_PORT_CFG_SLEEP_T_304 (0x0000)
43429168eaSwdenk #define PHY_LXT971_PORT_CFG_FLT_CODE_EN (0x0004)
44429168eaSwdenk #define PHY_LXT971_PORT_CFG_ALT_NP      (0x0002)
45429168eaSwdenk #define PHY_LXT971_PORT_CFG_FIBER_SEL   (0x0001)
46429168eaSwdenk 
47429168eaSwdenk /* STAT2 Status Register #2 Bit Fields */
48429168eaSwdenk #define PHY_LXT971_STAT2_RES1		(0x8000)
49429168eaSwdenk #define PHY_LXT971_STAT2_100BTX		(0x4000)
50429168eaSwdenk #define PHY_LXT971_STAT2_TX_STATUS	(0x2000)
51429168eaSwdenk #define PHY_LXT971_STAT2_RX_STATUS	(0x1000)
52429168eaSwdenk #define PHY_LXT971_STAT2_COL_STATUS	(0x0800)
53429168eaSwdenk #define PHY_LXT971_STAT2_LINK		(0x0400)
54429168eaSwdenk #define PHY_LXT971_STAT2_DUPLEX_MODE	(0x0200)
55429168eaSwdenk #define PHY_LXT971_STAT2_AUTO_NEG	(0x0100)
56429168eaSwdenk #define PHY_LXT971_STAT2_AUTO_NEG_COMP	(0x0080)
57429168eaSwdenk #define PHY_LXT971_STAT2_RES2		(0x0040)
58429168eaSwdenk #define PHY_LXT971_STAT2_POLARITY	(0x0020)
59429168eaSwdenk #define PHY_LXT971_STAT2_PAUSE		(0x0010)
60429168eaSwdenk #define PHY_LXT971_STAT2_ERROR		(0x0008)
61429168eaSwdenk #define PHY_LXT971_STAT2_RES3		(0x0007)
62429168eaSwdenk 
63429168eaSwdenk /* INT_ENABLE Interrupt Enable Register Bit Fields */
64429168eaSwdenk #define PHY_LXT971_INT_ENABLE_RES1      (0xFF00)
65429168eaSwdenk #define PHY_LXT971_INT_ENABLE_ANMSK     (0x0080)
66429168eaSwdenk #define PHY_LXT971_INT_ENABLE_SPEEDMSK  (0x0040)
67429168eaSwdenk #define PHY_LXT971_INT_ENABLE_DUPLEXMSK (0x0020)
68429168eaSwdenk #define PHY_LXT971_INT_ENABLE_LINKMSK   (0x0010)
69429168eaSwdenk #define PHY_LXT971_INT_ENABLE_RES2      (0x000C)
70429168eaSwdenk #define PHY_LXT971_INT_ENABLE_INTEN     (0x0002)
71429168eaSwdenk #define PHY_LXT971_INT_ENABLE_TINT      (0x0001)
72429168eaSwdenk 
73429168eaSwdenk /* INT_STATUS Interrupt Status Register Bit Fields */
74429168eaSwdenk #define PHY_LXT971_INT_STATUS_RES1      (0xFF00)
75429168eaSwdenk #define PHY_LXT971_INT_STATUS_ANDONE    (0x0080)
76429168eaSwdenk #define PHY_LXT971_INT_STATUS_SPEEDCHG  (0x0040)
77429168eaSwdenk #define PHY_LXT971_INT_STATUS_DUPLEXCHG (0x0020)
78429168eaSwdenk #define PHY_LXT971_INT_STATUS_LINKCHG   (0x0010)
79429168eaSwdenk #define PHY_LXT971_INT_STATUS_RES2      (0x0008)
80429168eaSwdenk #define PHY_LXT971_INT_STATUS_MDINT     (0x0004)
81429168eaSwdenk #define PHY_LXT971_INT_STATUS_RES3      (0x0003)
82429168eaSwdenk 
83429168eaSwdenk /* LED_CFG Interrupt LED Configuration Register Bit Fields */
84429168eaSwdenk #define PHY_LXT971_LED_CFG_SHIFT_LED1   (0x000C)
85429168eaSwdenk #define PHY_LXT971_LED_CFG_SHIFT_LED2   (0x0008)
86429168eaSwdenk #define PHY_LXT971_LED_CFG_SHIFT_LED3   (0x0004)
87429168eaSwdenk #define PHY_LXT971_LED_CFG_LEDFREQ_MA	(0x000C)
88429168eaSwdenk #define PHY_LXT971_LED_CFG_LEDFREQ_RES	(0x000C)
89429168eaSwdenk #define PHY_LXT971_LED_CFG_LEDFREQ_100	(0x0008)
90429168eaSwdenk #define PHY_LXT971_LED_CFG_LEDFREQ_60	(0x0004)
91429168eaSwdenk #define PHY_LXT971_LED_CFG_LEDFREQ_30	(0x0000)
92429168eaSwdenk #define PHY_LXT971_LED_CFG_PULSE_STR    (0x0002)
93429168eaSwdenk #define PHY_LXT971_LED_CFG_RES1         (0x0001)
94429168eaSwdenk 
95429168eaSwdenk /* only one of these values must be shifted for each SHIFT_LED?  */
96429168eaSwdenk #define PHY_LXT971_LED_CFG_UNUSED1      (0x000F)
97429168eaSwdenk #define PHY_LXT971_LED_CFG_DUPLEX_COL   (0x000E)
98429168eaSwdenk #define PHY_LXT971_LED_CFG_LINK_ACT     (0x000D)
99429168eaSwdenk #define PHY_LXT971_LED_CFG_LINK_RX      (0x000C)
100429168eaSwdenk #define PHY_LXT971_LED_CFG_TEST_BLK_SLW (0x000B)
101429168eaSwdenk #define PHY_LXT971_LED_CFG_TEST_BLK_FST (0x000A)
102429168eaSwdenk #define PHY_LXT971_LED_CFG_TEST_OFF     (0x0009)
103429168eaSwdenk #define PHY_LXT971_LED_CFG_TEST_ON      (0x0008)
104429168eaSwdenk #define PHY_LXT971_LED_CFG_RX_OR_TX     (0x0007)
105429168eaSwdenk #define PHY_LXT971_LED_CFG_UNUSED2      (0x0006)
106429168eaSwdenk #define PHY_LXT971_LED_CFG_DUPLEX       (0x0005)
107429168eaSwdenk #define PHY_LXT971_LED_CFG_LINK	        (0x0004)
108429168eaSwdenk #define PHY_LXT971_LED_CFG_COLLISION    (0x0003)
109429168eaSwdenk #define PHY_LXT971_LED_CFG_RECEIVE      (0x0002)
110429168eaSwdenk #define PHY_LXT971_LED_CFG_TRANSMIT     (0x0001)
111429168eaSwdenk #define PHY_LXT971_LED_CFG_SPEED        (0x0000)
112429168eaSwdenk 
113429168eaSwdenk /* DIG_CFG Digitial Configuration Register Bit Fields */
114429168eaSwdenk #define PHY_LXT971_DIG_CFG_RES1		(0xF000)
115429168eaSwdenk #define PHY_LXT971_DIG_CFG_MII_DRIVE	(0x0800)
116429168eaSwdenk #define PHY_LXT971_DIG_CFG_RES2		(0x0400)
117429168eaSwdenk #define PHY_LXT971_DIG_CFG_SHOW_SYMBOL	(0x0200)
118429168eaSwdenk #define PHY_LXT971_DIG_CFG_RES3		(0x01FF)
119429168eaSwdenk 
120429168eaSwdenk #define PHY_LXT971_MDIO_MAX_CLK		(8000000)
121429168eaSwdenk #define PHY_MDIO_MAX_CLK		(2500000)
122429168eaSwdenk 
123429168eaSwdenk /* TX_CTRL Transmit Control Register Bit Fields
124429168eaSwdenk    documentation is buggy for this register, therefore setting not included */
125429168eaSwdenk 
126429168eaSwdenk typedef enum
127429168eaSwdenk {
128429168eaSwdenk 	PHY_NONE    = 0x0000, /* no PHY detected yet */
129429168eaSwdenk 	PHY_LXT971A = 0x0013
130429168eaSwdenk } PhyType;
131429168eaSwdenk 
132429168eaSwdenk #endif /* __LXT971A_H__ */
133