1*2480f5daSFrank Wang /* SPDX-License-Identifier: GPL-2.0 */ 2*2480f5daSFrank Wang /* 3*2480f5daSFrank Wang * Rockchip USBDP Combo PHY with Samsung IP block driver 4*2480f5daSFrank Wang * 5*2480f5daSFrank Wang * Copyright (C) 2021 Rockchip Electronics Co., Ltd 6*2480f5daSFrank Wang */ 7*2480f5daSFrank Wang 8*2480f5daSFrank Wang #ifndef __PHY_ROCKCHIP_USBDP_H_ 9*2480f5daSFrank Wang #define __PHY_ROCKCHIP_USBDP_H_ 10*2480f5daSFrank Wang 11*2480f5daSFrank Wang #include <linux/bitops.h> 12*2480f5daSFrank Wang 13*2480f5daSFrank Wang /* RK3588 USBDP PHY Register Definitions */ 14*2480f5daSFrank Wang 15*2480f5daSFrank Wang #define UDPHY_PCS 0x4000 16*2480f5daSFrank Wang #define UDPHY_PMA 0x8000 17*2480f5daSFrank Wang 18*2480f5daSFrank Wang /* VO0 GRF Registers */ 19*2480f5daSFrank Wang #define RK3588_GRF_VO0_CON0 0x0000 20*2480f5daSFrank Wang #define RK3588_GRF_VO0_CON2 0x0008 21*2480f5daSFrank Wang #define DP_SINK_HPD_CFG BIT(11) 22*2480f5daSFrank Wang #define DP_SINK_HPD_SEL BIT(10) 23*2480f5daSFrank Wang #define DP_AUX_DIN_SEL BIT(9) 24*2480f5daSFrank Wang #define DP_AUX_DOUT_SEL BIT(8) 25*2480f5daSFrank Wang #define DP_LANE_SEL_N(n) GENMASK(2 * (n) + 1, 2 * (n)) 26*2480f5daSFrank Wang #define DP_LANE_SEL_ALL GENMASK(7, 0) 27*2480f5daSFrank Wang #define PHY_AUX_DP_DATA_POL_NORMAL 0 28*2480f5daSFrank Wang #define PHY_AUX_DP_DATA_POL_INVERT 1 29*2480f5daSFrank Wang 30*2480f5daSFrank Wang /* PMA CMN Registers */ 31*2480f5daSFrank Wang #define CMN_LANE_MUX_AND_EN_OFFSET 0x0288 /* cmn_reg00A2 */ 32*2480f5daSFrank Wang #define CMN_DP_LANE_MUX_N(n) BIT((n) + 4) 33*2480f5daSFrank Wang #define CMN_DP_LANE_EN_N(n) BIT(n) 34*2480f5daSFrank Wang #define CMN_DP_LANE_MUX_ALL GENMASK(7, 4) 35*2480f5daSFrank Wang #define CMN_DP_LANE_EN_ALL GENMASK(3, 0) 36*2480f5daSFrank Wang #define PHY_LANE_MUX_USB 0 37*2480f5daSFrank Wang #define PHY_LANE_MUX_DP 1 38*2480f5daSFrank Wang 39*2480f5daSFrank Wang #define CMN_DP_LINK_OFFSET 0x28c /*cmn_reg00A3 */ 40*2480f5daSFrank Wang #define CMN_DP_TX_LINK_BW GENMASK(6, 5) 41*2480f5daSFrank Wang #define CMN_DP_TX_LANE_SWAP_EN BIT(2) 42*2480f5daSFrank Wang 43*2480f5daSFrank Wang #define CMN_SSC_EN_OFFSET 0x2d0 /* cmn_reg00B4 */ 44*2480f5daSFrank Wang #define CMN_ROPLL_SSC_EN BIT(1) 45*2480f5daSFrank Wang #define CMN_LCPLL_SSC_EN BIT(0) 46*2480f5daSFrank Wang 47*2480f5daSFrank Wang #define CMN_ANA_LCPLL_DONE_OFFSET 0x0350 /* cmn_reg00D4 */ 48*2480f5daSFrank Wang #define CMN_ANA_LCPLL_LOCK_DONE BIT(7) 49*2480f5daSFrank Wang #define CMN_ANA_LCPLL_AFC_DONE BIT(6) 50*2480f5daSFrank Wang 51*2480f5daSFrank Wang #define CMN_ANA_ROPLL_DONE_OFFSET 0x0354 /* cmn_reg00D5 */ 52*2480f5daSFrank Wang #define CMN_ANA_ROPLL_LOCK_DONE BIT(1) 53*2480f5daSFrank Wang #define CMN_ANA_ROPLL_AFC_DONE BIT(0) 54*2480f5daSFrank Wang 55*2480f5daSFrank Wang #define CMN_DP_RSTN_OFFSET 0x038c /* cmn_reg00E3 */ 56*2480f5daSFrank Wang #define CMN_DP_INIT_RSTN BIT(3) 57*2480f5daSFrank Wang #define CMN_DP_CMN_RSTN BIT(2) 58*2480f5daSFrank Wang #define CMN_CDR_WTCHDG_EN BIT(1) 59*2480f5daSFrank Wang #define CMN_CDR_WTCHDG_MSK_CDR_EN BIT(0) 60*2480f5daSFrank Wang 61*2480f5daSFrank Wang #define TRSV_ANA_TX_CLK_OFFSET_N(n) (0x854 + (n) * 0x800) /* trsv_reg0215 */ 62*2480f5daSFrank Wang #define LN_ANA_TX_SER_TXCLK_INV BIT(1) 63*2480f5daSFrank Wang 64*2480f5daSFrank Wang #define TRSV_LN0_MON_RX_CDR_DONE_OFFSET 0x0b84 /* trsv_reg02E1 */ 65*2480f5daSFrank Wang #define TRSV_LN0_MON_RX_CDR_LOCK_DONE BIT(0) 66*2480f5daSFrank Wang 67*2480f5daSFrank Wang #define TRSV_LN2_MON_RX_CDR_DONE_OFFSET 0x1b84 /* trsv_reg06E1 */ 68*2480f5daSFrank Wang #define TRSV_LN2_MON_RX_CDR_LOCK_DONE BIT(0) 69*2480f5daSFrank Wang 70*2480f5daSFrank Wang #endif 71