1*d7e8ce10SKyungmin Park /* 2*d7e8ce10SKyungmin Park * linux/include/linux/mtd/onenand_regs.h 3*d7e8ce10SKyungmin Park * 4*d7e8ce10SKyungmin Park * OneNAND Register header file 5*d7e8ce10SKyungmin Park * 6*d7e8ce10SKyungmin Park * Copyright (C) 2005-2007 Samsung Electronics 7*d7e8ce10SKyungmin Park * Kyungmin Park <kyungmin.park@samsung.com> 8*d7e8ce10SKyungmin Park * 9*d7e8ce10SKyungmin Park * This program is free software; you can redistribute it and/or modify 10*d7e8ce10SKyungmin Park * it under the terms of the GNU General Public License version 2 as 11*d7e8ce10SKyungmin Park * published by the Free Software Foundation. 12*d7e8ce10SKyungmin Park */ 13*d7e8ce10SKyungmin Park 14*d7e8ce10SKyungmin Park #ifndef __ONENAND_REG_H 15*d7e8ce10SKyungmin Park #define __ONENAND_REG_H 16*d7e8ce10SKyungmin Park 17*d7e8ce10SKyungmin Park /* Memory Address Map Translation (Word order) */ 18*d7e8ce10SKyungmin Park #define ONENAND_MEMORY_MAP(x) ((x) << 1) 19*d7e8ce10SKyungmin Park 20*d7e8ce10SKyungmin Park /* 21*d7e8ce10SKyungmin Park * External BufferRAM area 22*d7e8ce10SKyungmin Park */ 23*d7e8ce10SKyungmin Park #define ONENAND_BOOTRAM ONENAND_MEMORY_MAP(0x0000) 24*d7e8ce10SKyungmin Park #define ONENAND_DATARAM ONENAND_MEMORY_MAP(0x0200) 25*d7e8ce10SKyungmin Park #define ONENAND_SPARERAM ONENAND_MEMORY_MAP(0x8010) 26*d7e8ce10SKyungmin Park 27*d7e8ce10SKyungmin Park /* 28*d7e8ce10SKyungmin Park * OneNAND Registers 29*d7e8ce10SKyungmin Park */ 30*d7e8ce10SKyungmin Park #define ONENAND_REG_MANUFACTURER_ID ONENAND_MEMORY_MAP(0xF000) 31*d7e8ce10SKyungmin Park #define ONENAND_REG_DEVICE_ID ONENAND_MEMORY_MAP(0xF001) 32*d7e8ce10SKyungmin Park #define ONENAND_REG_VERSION_ID ONENAND_MEMORY_MAP(0xF002) 33*d7e8ce10SKyungmin Park #define ONENAND_REG_DATA_BUFFER_SIZE ONENAND_MEMORY_MAP(0xF003) 34*d7e8ce10SKyungmin Park #define ONENAND_REG_BOOT_BUFFER_SIZE ONENAND_MEMORY_MAP(0xF004) 35*d7e8ce10SKyungmin Park #define ONENAND_REG_NUM_BUFFERS ONENAND_MEMORY_MAP(0xF005) 36*d7e8ce10SKyungmin Park #define ONENAND_REG_TECHNOLOGY ONENAND_MEMORY_MAP(0xF006) 37*d7e8ce10SKyungmin Park 38*d7e8ce10SKyungmin Park #define ONENAND_REG_START_ADDRESS1 ONENAND_MEMORY_MAP(0xF100) 39*d7e8ce10SKyungmin Park #define ONENAND_REG_START_ADDRESS2 ONENAND_MEMORY_MAP(0xF101) 40*d7e8ce10SKyungmin Park #define ONENAND_REG_START_ADDRESS3 ONENAND_MEMORY_MAP(0xF102) 41*d7e8ce10SKyungmin Park #define ONENAND_REG_START_ADDRESS4 ONENAND_MEMORY_MAP(0xF103) 42*d7e8ce10SKyungmin Park #define ONENAND_REG_START_ADDRESS5 ONENAND_MEMORY_MAP(0xF104) 43*d7e8ce10SKyungmin Park #define ONENAND_REG_START_ADDRESS6 ONENAND_MEMORY_MAP(0xF105) 44*d7e8ce10SKyungmin Park #define ONENAND_REG_START_ADDRESS7 ONENAND_MEMORY_MAP(0xF106) 45*d7e8ce10SKyungmin Park #define ONENAND_REG_START_ADDRESS8 ONENAND_MEMORY_MAP(0xF107) 46*d7e8ce10SKyungmin Park 47*d7e8ce10SKyungmin Park #define ONENAND_REG_START_BUFFER ONENAND_MEMORY_MAP(0xF200) 48*d7e8ce10SKyungmin Park #define ONENAND_REG_COMMAND ONENAND_MEMORY_MAP(0xF220) 49*d7e8ce10SKyungmin Park #define ONENAND_REG_SYS_CFG1 ONENAND_MEMORY_MAP(0xF221) 50*d7e8ce10SKyungmin Park #define ONENAND_REG_SYS_CFG2 ONENAND_MEMORY_MAP(0xF222) 51*d7e8ce10SKyungmin Park #define ONENAND_REG_CTRL_STATUS ONENAND_MEMORY_MAP(0xF240) 52*d7e8ce10SKyungmin Park #define ONENAND_REG_INTERRUPT ONENAND_MEMORY_MAP(0xF241) 53*d7e8ce10SKyungmin Park #define ONENAND_REG_START_BLOCK_ADDRESS ONENAND_MEMORY_MAP(0xF24C) 54*d7e8ce10SKyungmin Park #define ONENAND_REG_END_BLOCK_ADDRESS ONENAND_MEMORY_MAP(0xF24D) 55*d7e8ce10SKyungmin Park #define ONENAND_REG_WP_STATUS ONENAND_MEMORY_MAP(0xF24E) 56*d7e8ce10SKyungmin Park 57*d7e8ce10SKyungmin Park #define ONENAND_REG_ECC_STATUS ONENAND_MEMORY_MAP(0xFF00) 58*d7e8ce10SKyungmin Park #define ONENAND_REG_ECC_M0 ONENAND_MEMORY_MAP(0xFF01) 59*d7e8ce10SKyungmin Park #define ONENAND_REG_ECC_S0 ONENAND_MEMORY_MAP(0xFF02) 60*d7e8ce10SKyungmin Park #define ONENAND_REG_ECC_M1 ONENAND_MEMORY_MAP(0xFF03) 61*d7e8ce10SKyungmin Park #define ONENAND_REG_ECC_S1 ONENAND_MEMORY_MAP(0xFF04) 62*d7e8ce10SKyungmin Park #define ONENAND_REG_ECC_M2 ONENAND_MEMORY_MAP(0xFF05) 63*d7e8ce10SKyungmin Park #define ONENAND_REG_ECC_S2 ONENAND_MEMORY_MAP(0xFF06) 64*d7e8ce10SKyungmin Park #define ONENAND_REG_ECC_M3 ONENAND_MEMORY_MAP(0xFF07) 65*d7e8ce10SKyungmin Park #define ONENAND_REG_ECC_S3 ONENAND_MEMORY_MAP(0xFF08) 66*d7e8ce10SKyungmin Park 67*d7e8ce10SKyungmin Park /* 68*d7e8ce10SKyungmin Park * Device ID Register F001h (R) 69*d7e8ce10SKyungmin Park */ 70*d7e8ce10SKyungmin Park #define ONENAND_DEVICE_DENSITY_SHIFT (4) 71*d7e8ce10SKyungmin Park #define ONENAND_DEVICE_IS_DDP (1 << 3) 72*d7e8ce10SKyungmin Park #define ONENAND_DEVICE_IS_DEMUX (1 << 2) 73*d7e8ce10SKyungmin Park #define ONENAND_DEVICE_VCC_MASK (0x3) 74*d7e8ce10SKyungmin Park 75*d7e8ce10SKyungmin Park #define ONENAND_DEVICE_DENSITY_512Mb (0x002) 76*d7e8ce10SKyungmin Park 77*d7e8ce10SKyungmin Park /* 78*d7e8ce10SKyungmin Park * Version ID Register F002h (R) 79*d7e8ce10SKyungmin Park */ 80*d7e8ce10SKyungmin Park #define ONENAND_VERSION_PROCESS_SHIFT (8) 81*d7e8ce10SKyungmin Park 82*d7e8ce10SKyungmin Park /* 83*d7e8ce10SKyungmin Park * Start Address 1 F100h (R/W) 84*d7e8ce10SKyungmin Park */ 85*d7e8ce10SKyungmin Park #define ONENAND_DDP_SHIFT (15) 86*d7e8ce10SKyungmin Park 87*d7e8ce10SKyungmin Park /* 88*d7e8ce10SKyungmin Park * Start Address 8 F107h (R/W) 89*d7e8ce10SKyungmin Park */ 90*d7e8ce10SKyungmin Park #define ONENAND_FPA_MASK (0x3f) 91*d7e8ce10SKyungmin Park #define ONENAND_FPA_SHIFT (2) 92*d7e8ce10SKyungmin Park #define ONENAND_FSA_MASK (0x03) 93*d7e8ce10SKyungmin Park 94*d7e8ce10SKyungmin Park /* 95*d7e8ce10SKyungmin Park * Start Buffer Register F200h (R/W) 96*d7e8ce10SKyungmin Park */ 97*d7e8ce10SKyungmin Park #define ONENAND_BSA_MASK (0x03) 98*d7e8ce10SKyungmin Park #define ONENAND_BSA_SHIFT (8) 99*d7e8ce10SKyungmin Park #define ONENAND_BSA_BOOTRAM (0 << 2) 100*d7e8ce10SKyungmin Park #define ONENAND_BSA_DATARAM0 (2 << 2) 101*d7e8ce10SKyungmin Park #define ONENAND_BSA_DATARAM1 (3 << 2) 102*d7e8ce10SKyungmin Park #define ONENAND_BSC_MASK (0x03) 103*d7e8ce10SKyungmin Park 104*d7e8ce10SKyungmin Park /* 105*d7e8ce10SKyungmin Park * Command Register F220h (R/W) 106*d7e8ce10SKyungmin Park */ 107*d7e8ce10SKyungmin Park #define ONENAND_CMD_READ (0x00) 108*d7e8ce10SKyungmin Park #define ONENAND_CMD_READOOB (0x13) 109*d7e8ce10SKyungmin Park #define ONENAND_CMD_PROG (0x80) 110*d7e8ce10SKyungmin Park #define ONENAND_CMD_PROGOOB (0x1A) 111*d7e8ce10SKyungmin Park #define ONENAND_CMD_UNLOCK (0x23) 112*d7e8ce10SKyungmin Park #define ONENAND_CMD_LOCK (0x2A) 113*d7e8ce10SKyungmin Park #define ONENAND_CMD_LOCK_TIGHT (0x2C) 114*d7e8ce10SKyungmin Park #define ONENAND_CMD_ERASE (0x94) 115*d7e8ce10SKyungmin Park #define ONENAND_CMD_RESET (0xF0) 116*d7e8ce10SKyungmin Park #define ONENAND_CMD_READID (0x90) 117*d7e8ce10SKyungmin Park 118*d7e8ce10SKyungmin Park /* NOTE: Those are not *REAL* commands */ 119*d7e8ce10SKyungmin Park #define ONENAND_CMD_BUFFERRAM (0x1978) 120*d7e8ce10SKyungmin Park 121*d7e8ce10SKyungmin Park /* 122*d7e8ce10SKyungmin Park * System Configuration 1 Register F221h (R, R/W) 123*d7e8ce10SKyungmin Park */ 124*d7e8ce10SKyungmin Park #define ONENAND_SYS_CFG1_SYNC_READ (1 << 15) 125*d7e8ce10SKyungmin Park #define ONENAND_SYS_CFG1_BRL_7 (7 << 12) 126*d7e8ce10SKyungmin Park #define ONENAND_SYS_CFG1_BRL_6 (6 << 12) 127*d7e8ce10SKyungmin Park #define ONENAND_SYS_CFG1_BRL_5 (5 << 12) 128*d7e8ce10SKyungmin Park #define ONENAND_SYS_CFG1_BRL_4 (4 << 12) 129*d7e8ce10SKyungmin Park #define ONENAND_SYS_CFG1_BRL_3 (3 << 12) 130*d7e8ce10SKyungmin Park #define ONENAND_SYS_CFG1_BRL_10 (2 << 12) 131*d7e8ce10SKyungmin Park #define ONENAND_SYS_CFG1_BRL_9 (1 << 12) 132*d7e8ce10SKyungmin Park #define ONENAND_SYS_CFG1_BRL_8 (0 << 12) 133*d7e8ce10SKyungmin Park #define ONENAND_SYS_CFG1_BRL_SHIFT (12) 134*d7e8ce10SKyungmin Park #define ONENAND_SYS_CFG1_BL_32 (4 << 9) 135*d7e8ce10SKyungmin Park #define ONENAND_SYS_CFG1_BL_16 (3 << 9) 136*d7e8ce10SKyungmin Park #define ONENAND_SYS_CFG1_BL_8 (2 << 9) 137*d7e8ce10SKyungmin Park #define ONENAND_SYS_CFG1_BL_4 (1 << 9) 138*d7e8ce10SKyungmin Park #define ONENAND_SYS_CFG1_BL_CONT (0 << 9) 139*d7e8ce10SKyungmin Park #define ONENAND_SYS_CFG1_BL_SHIFT (9) 140*d7e8ce10SKyungmin Park #define ONENAND_SYS_CFG1_NO_ECC (1 << 8) 141*d7e8ce10SKyungmin Park #define ONENAND_SYS_CFG1_RDY (1 << 7) 142*d7e8ce10SKyungmin Park #define ONENAND_SYS_CFG1_INT (1 << 6) 143*d7e8ce10SKyungmin Park #define ONENAND_SYS_CFG1_IOBE (1 << 5) 144*d7e8ce10SKyungmin Park #define ONENAND_SYS_CFG1_RDY_CONF (1 << 4) 145*d7e8ce10SKyungmin Park 146*d7e8ce10SKyungmin Park /* 147*d7e8ce10SKyungmin Park * Controller Status Register F240h (R) 148*d7e8ce10SKyungmin Park */ 149*d7e8ce10SKyungmin Park #define ONENAND_CTRL_ONGO (1 << 15) 150*d7e8ce10SKyungmin Park #define ONENAND_CTRL_LOCK (1 << 14) 151*d7e8ce10SKyungmin Park #define ONENAND_CTRL_LOAD (1 << 13) 152*d7e8ce10SKyungmin Park #define ONENAND_CTRL_PROGRAM (1 << 12) 153*d7e8ce10SKyungmin Park #define ONENAND_CTRL_ERASE (1 << 11) 154*d7e8ce10SKyungmin Park #define ONENAND_CTRL_ERROR (1 << 10) 155*d7e8ce10SKyungmin Park #define ONENAND_CTRL_RSTB (1 << 7) 156*d7e8ce10SKyungmin Park 157*d7e8ce10SKyungmin Park /* 158*d7e8ce10SKyungmin Park * Interrupt Status Register F241h (R) 159*d7e8ce10SKyungmin Park */ 160*d7e8ce10SKyungmin Park #define ONENAND_INT_MASTER (1 << 15) 161*d7e8ce10SKyungmin Park #define ONENAND_INT_READ (1 << 7) 162*d7e8ce10SKyungmin Park #define ONENAND_INT_WRITE (1 << 6) 163*d7e8ce10SKyungmin Park #define ONENAND_INT_ERASE (1 << 5) 164*d7e8ce10SKyungmin Park #define ONENAND_INT_RESET (1 << 4) 165*d7e8ce10SKyungmin Park #define ONENAND_INT_CLEAR (0 << 0) 166*d7e8ce10SKyungmin Park 167*d7e8ce10SKyungmin Park /* 168*d7e8ce10SKyungmin Park * NAND Flash Write Protection Status Register F24Eh (R) 169*d7e8ce10SKyungmin Park */ 170*d7e8ce10SKyungmin Park #define ONENAND_WP_US (1 << 2) 171*d7e8ce10SKyungmin Park #define ONENAND_WP_LS (1 << 1) 172*d7e8ce10SKyungmin Park #define ONENAND_WP_LTS (1 << 0) 173*d7e8ce10SKyungmin Park 174*d7e8ce10SKyungmin Park /* 175*d7e8ce10SKyungmin Park * ECC Status Reigser FF00h (R) 176*d7e8ce10SKyungmin Park */ 177*d7e8ce10SKyungmin Park #define ONENAND_ECC_1BIT (1 << 0) 178*d7e8ce10SKyungmin Park #define ONENAND_ECC_2BIT (1 << 1) 179*d7e8ce10SKyungmin Park #define ONENAND_ECC_2BIT_ALL (0xAAAA) 180*d7e8ce10SKyungmin Park 181*d7e8ce10SKyungmin Park #endif /* __ONENAND_REG_H */ 182