17f0730a0SVipin KUMAR /* 27f0730a0SVipin KUMAR * (C) Copyright 2010 37f0730a0SVipin KUMAR * Vipin Kumar, ST Micoelectronics, vipin.kumar@st.com. 47f0730a0SVipin KUMAR * 51a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 67f0730a0SVipin KUMAR */ 77f0730a0SVipin KUMAR 87f0730a0SVipin KUMAR #ifndef __FSMC_NAND_H__ 97f0730a0SVipin KUMAR #define __FSMC_NAND_H__ 107f0730a0SVipin KUMAR 11*331c2375SMasahiro Yamada #include <linux/mtd/rawnand.h> 127f0730a0SVipin KUMAR 137f0730a0SVipin KUMAR struct fsmc_regs { 147f0730a0SVipin KUMAR u32 ctrl; /* 0x00 */ 157f0730a0SVipin KUMAR u8 reserved_1[0x40 - 0x04]; 167f0730a0SVipin KUMAR u32 pc; /* 0x40 */ 177f0730a0SVipin KUMAR u32 sts; /* 0x44 */ 187f0730a0SVipin KUMAR u32 comm; /* 0x48 */ 197f0730a0SVipin KUMAR u32 attrib; /* 0x4c */ 207f0730a0SVipin KUMAR u32 ioata; /* 0x50 */ 217f0730a0SVipin KUMAR u32 ecc1; /* 0x54 */ 227f0730a0SVipin KUMAR u32 ecc2; /* 0x58 */ 237f0730a0SVipin KUMAR u32 ecc3; /* 0x5c */ 247f0730a0SVipin KUMAR u8 reserved_2[0xfe0 - 0x60]; 257f0730a0SVipin KUMAR u32 peripid0; /* 0xfe0 */ 267f0730a0SVipin KUMAR u32 peripid1; /* 0xfe4 */ 277f0730a0SVipin KUMAR u32 peripid2; /* 0xfe8 */ 287f0730a0SVipin KUMAR u32 peripid3; /* 0xfec */ 297f0730a0SVipin KUMAR u32 pcellid0; /* 0xff0 */ 307f0730a0SVipin KUMAR u32 pcellid1; /* 0xff4 */ 317f0730a0SVipin KUMAR u32 pcellid2; /* 0xff8 */ 327f0730a0SVipin KUMAR u32 pcellid3; /* 0xffc */ 337f0730a0SVipin KUMAR }; 347f0730a0SVipin KUMAR 357f0730a0SVipin KUMAR /* ctrl register definitions */ 367f0730a0SVipin KUMAR #define FSMC_WP (1 << 7) 377f0730a0SVipin KUMAR 387f0730a0SVipin KUMAR /* pc register definitions */ 397f0730a0SVipin KUMAR #define FSMC_RESET (1 << 0) 407f0730a0SVipin KUMAR #define FSMC_WAITON (1 << 1) 417f0730a0SVipin KUMAR #define FSMC_ENABLE (1 << 2) 427f0730a0SVipin KUMAR #define FSMC_DEVTYPE_NAND (1 << 3) 437f0730a0SVipin KUMAR #define FSMC_DEVWID_8 (0 << 4) 447f0730a0SVipin KUMAR #define FSMC_DEVWID_16 (1 << 4) 457f0730a0SVipin KUMAR #define FSMC_ECCEN (1 << 6) 467f0730a0SVipin KUMAR #define FSMC_ECCPLEN_512 (0 << 7) 477f0730a0SVipin KUMAR #define FSMC_ECCPLEN_256 (1 << 7) 487f0730a0SVipin KUMAR #define FSMC_TCLR_1 (1 << 9) 497f0730a0SVipin KUMAR #define FSMC_TAR_1 (1 << 13) 507f0730a0SVipin KUMAR 517f0730a0SVipin KUMAR /* sts register definitions */ 527f0730a0SVipin KUMAR #define FSMC_CODE_RDY (1 << 15) 537f0730a0SVipin KUMAR 547f0730a0SVipin KUMAR /* comm register definitions */ 557f0730a0SVipin KUMAR #define FSMC_TSET_0 (0 << 0) 567f0730a0SVipin KUMAR #define FSMC_TWAIT_6 (6 << 8) 577f0730a0SVipin KUMAR #define FSMC_THOLD_4 (4 << 16) 587f0730a0SVipin KUMAR #define FSMC_THIZ_1 (1 << 24) 597f0730a0SVipin KUMAR 607f0730a0SVipin KUMAR /* peripid2 register definitions */ 617f0730a0SVipin KUMAR #define FSMC_REVISION_MSK (0xf) 627f0730a0SVipin KUMAR #define FSMC_REVISION_SHFT (0x4) 637f0730a0SVipin KUMAR 647f0730a0SVipin KUMAR #define FSMC_VER8 0x8 657f0730a0SVipin KUMAR 667f0730a0SVipin KUMAR /* 677f0730a0SVipin KUMAR * There are 13 bytes of ecc for every 512 byte block and it has to be read 687f0730a0SVipin KUMAR * consecutively and immediately after the 512 byte data block for hardware to 697f0730a0SVipin KUMAR * generate the error bit offsets 707f0730a0SVipin KUMAR * Managing the ecc bytes in the following way is easier. This way is similar to 717f0730a0SVipin KUMAR * oobfree structure maintained already in u-boot nand driver 727f0730a0SVipin KUMAR */ 737f0730a0SVipin KUMAR #define FSMC_MAX_ECCPLACE_ENTRIES 32 747f0730a0SVipin KUMAR 757f0730a0SVipin KUMAR struct fsmc_nand_eccplace { 767f0730a0SVipin KUMAR u32 offset; 777f0730a0SVipin KUMAR u32 length; 787f0730a0SVipin KUMAR }; 797f0730a0SVipin KUMAR 807f0730a0SVipin KUMAR struct fsmc_eccplace { 817f0730a0SVipin KUMAR struct fsmc_nand_eccplace eccplace[FSMC_MAX_ECCPLACE_ENTRIES]; 827f0730a0SVipin KUMAR }; 837f0730a0SVipin KUMAR 847f0730a0SVipin KUMAR extern int fsmc_nand_init(struct nand_chip *nand); 857f0730a0SVipin KUMAR #endif 86