xref: /rk3399_rockchip-uboot/include/linux/mdio.h (revision 5f184715ecd31bfcb8d09ba2d9f14adfa172a141)
1*5f184715SAndy Fleming /*
2*5f184715SAndy Fleming  * linux/mdio.h: definitions for MDIO (clause 45) transceivers
3*5f184715SAndy Fleming  * Copyright 2006-2009 Solarflare Communications Inc.
4*5f184715SAndy Fleming  *
5*5f184715SAndy Fleming  * This program is free software; you can redistribute it and/or modify it
6*5f184715SAndy Fleming  * under the terms of the GNU General Public License version 2 as published
7*5f184715SAndy Fleming  * by the Free Software Foundation, incorporated herein by reference.
8*5f184715SAndy Fleming  */
9*5f184715SAndy Fleming 
10*5f184715SAndy Fleming #ifndef __LINUX_MDIO_H__
11*5f184715SAndy Fleming #define __LINUX_MDIO_H__
12*5f184715SAndy Fleming 
13*5f184715SAndy Fleming #include <linux/mii.h>
14*5f184715SAndy Fleming 
15*5f184715SAndy Fleming /* MDIO Manageable Devices (MMDs). */
16*5f184715SAndy Fleming #define MDIO_MMD_PMAPMD		1	/* Physical Medium Attachment/
17*5f184715SAndy Fleming 					 * Physical Medium Dependent */
18*5f184715SAndy Fleming #define MDIO_MMD_WIS		2	/* WAN Interface Sublayer */
19*5f184715SAndy Fleming #define MDIO_MMD_PCS		3	/* Physical Coding Sublayer */
20*5f184715SAndy Fleming #define MDIO_MMD_PHYXS		4	/* PHY Extender Sublayer */
21*5f184715SAndy Fleming #define MDIO_MMD_DTEXS		5	/* DTE Extender Sublayer */
22*5f184715SAndy Fleming #define MDIO_MMD_TC		6	/* Transmission Convergence */
23*5f184715SAndy Fleming #define MDIO_MMD_AN		7	/* Auto-Negotiation */
24*5f184715SAndy Fleming #define MDIO_MMD_C22EXT		29	/* Clause 22 extension */
25*5f184715SAndy Fleming #define MDIO_MMD_VEND1		30	/* Vendor specific 1 */
26*5f184715SAndy Fleming #define MDIO_MMD_VEND2		31	/* Vendor specific 2 */
27*5f184715SAndy Fleming 
28*5f184715SAndy Fleming /* Generic MDIO registers. */
29*5f184715SAndy Fleming #define MDIO_CTRL1		MII_BMCR
30*5f184715SAndy Fleming #define MDIO_STAT1		MII_BMSR
31*5f184715SAndy Fleming #define MDIO_DEVID1		MII_PHYSID1
32*5f184715SAndy Fleming #define MDIO_DEVID2		MII_PHYSID2
33*5f184715SAndy Fleming #define MDIO_SPEED		4	/* Speed ability */
34*5f184715SAndy Fleming #define MDIO_DEVS1		5	/* Devices in package */
35*5f184715SAndy Fleming #define MDIO_DEVS2		6
36*5f184715SAndy Fleming #define MDIO_CTRL2		7	/* 10G control 2 */
37*5f184715SAndy Fleming #define MDIO_STAT2		8	/* 10G status 2 */
38*5f184715SAndy Fleming #define MDIO_PMA_TXDIS		9	/* 10G PMA/PMD transmit disable */
39*5f184715SAndy Fleming #define MDIO_PMA_RXDET		10	/* 10G PMA/PMD receive signal detect */
40*5f184715SAndy Fleming #define MDIO_PMA_EXTABLE	11	/* 10G PMA/PMD extended ability */
41*5f184715SAndy Fleming #define MDIO_PKGID1		14	/* Package identifier */
42*5f184715SAndy Fleming #define MDIO_PKGID2		15
43*5f184715SAndy Fleming #define MDIO_AN_ADVERTISE	16	/* AN advertising (base page) */
44*5f184715SAndy Fleming #define MDIO_AN_LPA		19	/* AN LP abilities (base page) */
45*5f184715SAndy Fleming #define MDIO_PHYXS_LNSTAT	24	/* PHY XGXS lane state */
46*5f184715SAndy Fleming 
47*5f184715SAndy Fleming /* Media-dependent registers. */
48*5f184715SAndy Fleming #define MDIO_PMA_10GBT_SWAPPOL	130	/* 10GBASE-T pair swap & polarity */
49*5f184715SAndy Fleming #define MDIO_PMA_10GBT_TXPWR	131	/* 10GBASE-T TX power control */
50*5f184715SAndy Fleming #define MDIO_PMA_10GBT_SNR	133	/* 10GBASE-T SNR margin, lane A.
51*5f184715SAndy Fleming 					 * Lanes B-D are numbered 134-136. */
52*5f184715SAndy Fleming #define MDIO_PMA_10GBR_FECABLE	170	/* 10GBASE-R FEC ability */
53*5f184715SAndy Fleming #define MDIO_PCS_10GBX_STAT1	24	/* 10GBASE-X PCS status 1 */
54*5f184715SAndy Fleming #define MDIO_PCS_10GBRT_STAT1	32	/* 10GBASE-R/-T PCS status 1 */
55*5f184715SAndy Fleming #define MDIO_PCS_10GBRT_STAT2	33	/* 10GBASE-R/-T PCS status 2 */
56*5f184715SAndy Fleming #define MDIO_AN_10GBT_CTRL	32	/* 10GBASE-T auto-negotiation control */
57*5f184715SAndy Fleming #define MDIO_AN_10GBT_STAT	33	/* 10GBASE-T auto-negotiation status */
58*5f184715SAndy Fleming #define MDIO_AN_EEE_ADV		60	/* EEE advertisement */
59*5f184715SAndy Fleming 
60*5f184715SAndy Fleming /* LASI (Link Alarm Status Interrupt) registers, defined by XENPAK MSA. */
61*5f184715SAndy Fleming #define MDIO_PMA_LASI_RXCTRL	0x9000	/* RX_ALARM control */
62*5f184715SAndy Fleming #define MDIO_PMA_LASI_TXCTRL	0x9001	/* TX_ALARM control */
63*5f184715SAndy Fleming #define MDIO_PMA_LASI_CTRL	0x9002	/* LASI control */
64*5f184715SAndy Fleming #define MDIO_PMA_LASI_RXSTAT	0x9003	/* RX_ALARM status */
65*5f184715SAndy Fleming #define MDIO_PMA_LASI_TXSTAT	0x9004	/* TX_ALARM status */
66*5f184715SAndy Fleming #define MDIO_PMA_LASI_STAT	0x9005	/* LASI status */
67*5f184715SAndy Fleming 
68*5f184715SAndy Fleming /* Control register 1. */
69*5f184715SAndy Fleming /* Enable extended speed selection */
70*5f184715SAndy Fleming #define MDIO_CTRL1_SPEEDSELEXT		(BMCR_SPEED1000 | BMCR_SPEED100)
71*5f184715SAndy Fleming /* All speed selection bits */
72*5f184715SAndy Fleming #define MDIO_CTRL1_SPEEDSEL		(MDIO_CTRL1_SPEEDSELEXT | 0x003c)
73*5f184715SAndy Fleming #define MDIO_CTRL1_FULLDPLX		BMCR_FULLDPLX
74*5f184715SAndy Fleming #define MDIO_CTRL1_LPOWER		BMCR_PDOWN
75*5f184715SAndy Fleming #define MDIO_CTRL1_RESET		BMCR_RESET
76*5f184715SAndy Fleming #define MDIO_PMA_CTRL1_LOOPBACK		0x0001
77*5f184715SAndy Fleming #define MDIO_PMA_CTRL1_SPEED1000	BMCR_SPEED1000
78*5f184715SAndy Fleming #define MDIO_PMA_CTRL1_SPEED100		BMCR_SPEED100
79*5f184715SAndy Fleming #define MDIO_PCS_CTRL1_LOOPBACK		BMCR_LOOPBACK
80*5f184715SAndy Fleming #define MDIO_PHYXS_CTRL1_LOOPBACK	BMCR_LOOPBACK
81*5f184715SAndy Fleming #define MDIO_AN_CTRL1_RESTART		BMCR_ANRESTART
82*5f184715SAndy Fleming #define MDIO_AN_CTRL1_ENABLE		BMCR_ANENABLE
83*5f184715SAndy Fleming #define MDIO_AN_CTRL1_XNP		0x2000	/* Enable extended next page */
84*5f184715SAndy Fleming 
85*5f184715SAndy Fleming /* 10 Gb/s */
86*5f184715SAndy Fleming #define MDIO_CTRL1_SPEED10G		(MDIO_CTRL1_SPEEDSELEXT | 0x00)
87*5f184715SAndy Fleming /* 10PASS-TS/2BASE-TL */
88*5f184715SAndy Fleming #define MDIO_CTRL1_SPEED10P2B		(MDIO_CTRL1_SPEEDSELEXT | 0x04)
89*5f184715SAndy Fleming 
90*5f184715SAndy Fleming /* Status register 1. */
91*5f184715SAndy Fleming #define MDIO_STAT1_LPOWERABLE		0x0002	/* Low-power ability */
92*5f184715SAndy Fleming #define MDIO_STAT1_LSTATUS		BMSR_LSTATUS
93*5f184715SAndy Fleming #define MDIO_STAT1_FAULT		0x0080	/* Fault */
94*5f184715SAndy Fleming #define MDIO_AN_STAT1_LPABLE		0x0001	/* Link partner AN ability */
95*5f184715SAndy Fleming #define MDIO_AN_STAT1_ABLE		BMSR_ANEGCAPABLE
96*5f184715SAndy Fleming #define MDIO_AN_STAT1_RFAULT		BMSR_RFAULT
97*5f184715SAndy Fleming #define MDIO_AN_STAT1_COMPLETE		BMSR_ANEGCOMPLETE
98*5f184715SAndy Fleming #define MDIO_AN_STAT1_PAGE		0x0040	/* Page received */
99*5f184715SAndy Fleming #define MDIO_AN_STAT1_XNP		0x0080	/* Extended next page status */
100*5f184715SAndy Fleming 
101*5f184715SAndy Fleming /* Speed register. */
102*5f184715SAndy Fleming #define MDIO_SPEED_10G			0x0001	/* 10G capable */
103*5f184715SAndy Fleming #define MDIO_PMA_SPEED_2B		0x0002	/* 2BASE-TL capable */
104*5f184715SAndy Fleming #define MDIO_PMA_SPEED_10P		0x0004	/* 10PASS-TS capable */
105*5f184715SAndy Fleming #define MDIO_PMA_SPEED_1000		0x0010	/* 1000M capable */
106*5f184715SAndy Fleming #define MDIO_PMA_SPEED_100		0x0020	/* 100M capable */
107*5f184715SAndy Fleming #define MDIO_PMA_SPEED_10		0x0040	/* 10M capable */
108*5f184715SAndy Fleming #define MDIO_PCS_SPEED_10P2B		0x0002	/* 10PASS-TS/2BASE-TL capable */
109*5f184715SAndy Fleming 
110*5f184715SAndy Fleming /* Device present registers. */
111*5f184715SAndy Fleming #define MDIO_DEVS_PRESENT(devad)	(1 << (devad))
112*5f184715SAndy Fleming #define MDIO_DEVS_PMAPMD		MDIO_DEVS_PRESENT(MDIO_MMD_PMAPMD)
113*5f184715SAndy Fleming #define MDIO_DEVS_WIS			MDIO_DEVS_PRESENT(MDIO_MMD_WIS)
114*5f184715SAndy Fleming #define MDIO_DEVS_PCS			MDIO_DEVS_PRESENT(MDIO_MMD_PCS)
115*5f184715SAndy Fleming #define MDIO_DEVS_PHYXS			MDIO_DEVS_PRESENT(MDIO_MMD_PHYXS)
116*5f184715SAndy Fleming #define MDIO_DEVS_DTEXS			MDIO_DEVS_PRESENT(MDIO_MMD_DTEXS)
117*5f184715SAndy Fleming #define MDIO_DEVS_TC			MDIO_DEVS_PRESENT(MDIO_MMD_TC)
118*5f184715SAndy Fleming #define MDIO_DEVS_AN			MDIO_DEVS_PRESENT(MDIO_MMD_AN)
119*5f184715SAndy Fleming #define MDIO_DEVS_C22EXT		MDIO_DEVS_PRESENT(MDIO_MMD_C22EXT)
120*5f184715SAndy Fleming #define MDIO_DEVS_VEND1			MDIO_DEVS_PRESENT(MDIO_MMD_VEND1)
121*5f184715SAndy Fleming #define MDIO_DEVS_VEND2			MDIO_DEVS_PRESENT(MDIO_MMD_VEND2)
122*5f184715SAndy Fleming 
123*5f184715SAndy Fleming 
124*5f184715SAndy Fleming /* Control register 2. */
125*5f184715SAndy Fleming #define MDIO_PMA_CTRL2_TYPE		0x000f	/* PMA/PMD type selection */
126*5f184715SAndy Fleming #define MDIO_PMA_CTRL2_10GBCX4		0x0000	/* 10GBASE-CX4 type */
127*5f184715SAndy Fleming #define MDIO_PMA_CTRL2_10GBEW		0x0001	/* 10GBASE-EW type */
128*5f184715SAndy Fleming #define MDIO_PMA_CTRL2_10GBLW		0x0002	/* 10GBASE-LW type */
129*5f184715SAndy Fleming #define MDIO_PMA_CTRL2_10GBSW		0x0003	/* 10GBASE-SW type */
130*5f184715SAndy Fleming #define MDIO_PMA_CTRL2_10GBLX4		0x0004	/* 10GBASE-LX4 type */
131*5f184715SAndy Fleming #define MDIO_PMA_CTRL2_10GBER		0x0005	/* 10GBASE-ER type */
132*5f184715SAndy Fleming #define MDIO_PMA_CTRL2_10GBLR		0x0006	/* 10GBASE-LR type */
133*5f184715SAndy Fleming #define MDIO_PMA_CTRL2_10GBSR		0x0007	/* 10GBASE-SR type */
134*5f184715SAndy Fleming #define MDIO_PMA_CTRL2_10GBLRM		0x0008	/* 10GBASE-LRM type */
135*5f184715SAndy Fleming #define MDIO_PMA_CTRL2_10GBT		0x0009	/* 10GBASE-T type */
136*5f184715SAndy Fleming #define MDIO_PMA_CTRL2_10GBKX4		0x000a	/* 10GBASE-KX4 type */
137*5f184715SAndy Fleming #define MDIO_PMA_CTRL2_10GBKR		0x000b	/* 10GBASE-KR type */
138*5f184715SAndy Fleming #define MDIO_PMA_CTRL2_1000BT		0x000c	/* 1000BASE-T type */
139*5f184715SAndy Fleming #define MDIO_PMA_CTRL2_1000BKX		0x000d	/* 1000BASE-KX type */
140*5f184715SAndy Fleming #define MDIO_PMA_CTRL2_100BTX		0x000e	/* 100BASE-TX type */
141*5f184715SAndy Fleming #define MDIO_PMA_CTRL2_10BT		0x000f	/* 10BASE-T type */
142*5f184715SAndy Fleming #define MDIO_PCS_CTRL2_TYPE		0x0003	/* PCS type selection */
143*5f184715SAndy Fleming #define MDIO_PCS_CTRL2_10GBR		0x0000	/* 10GBASE-R type */
144*5f184715SAndy Fleming #define MDIO_PCS_CTRL2_10GBX		0x0001	/* 10GBASE-X type */
145*5f184715SAndy Fleming #define MDIO_PCS_CTRL2_10GBW		0x0002	/* 10GBASE-W type */
146*5f184715SAndy Fleming #define MDIO_PCS_CTRL2_10GBT		0x0003	/* 10GBASE-T type */
147*5f184715SAndy Fleming 
148*5f184715SAndy Fleming /* Status register 2. */
149*5f184715SAndy Fleming #define MDIO_STAT2_RXFAULT		0x0400	/* Receive fault */
150*5f184715SAndy Fleming #define MDIO_STAT2_TXFAULT		0x0800	/* Transmit fault */
151*5f184715SAndy Fleming #define MDIO_STAT2_DEVPRST		0xc000	/* Device present */
152*5f184715SAndy Fleming #define MDIO_STAT2_DEVPRST_VAL		0x8000	/* Device present value */
153*5f184715SAndy Fleming #define MDIO_PMA_STAT2_LBABLE		0x0001	/* PMA loopback ability */
154*5f184715SAndy Fleming #define MDIO_PMA_STAT2_10GBEW		0x0002	/* 10GBASE-EW ability */
155*5f184715SAndy Fleming #define MDIO_PMA_STAT2_10GBLW		0x0004	/* 10GBASE-LW ability */
156*5f184715SAndy Fleming #define MDIO_PMA_STAT2_10GBSW		0x0008	/* 10GBASE-SW ability */
157*5f184715SAndy Fleming #define MDIO_PMA_STAT2_10GBLX4		0x0010	/* 10GBASE-LX4 ability */
158*5f184715SAndy Fleming #define MDIO_PMA_STAT2_10GBER		0x0020	/* 10GBASE-ER ability */
159*5f184715SAndy Fleming #define MDIO_PMA_STAT2_10GBLR		0x0040	/* 10GBASE-LR ability */
160*5f184715SAndy Fleming #define MDIO_PMA_STAT2_10GBSR		0x0080	/* 10GBASE-SR ability */
161*5f184715SAndy Fleming #define MDIO_PMD_STAT2_TXDISAB		0x0100	/* PMD TX disable ability */
162*5f184715SAndy Fleming #define MDIO_PMA_STAT2_EXTABLE		0x0200	/* Extended abilities */
163*5f184715SAndy Fleming #define MDIO_PMA_STAT2_RXFLTABLE	0x1000	/* Receive fault ability */
164*5f184715SAndy Fleming #define MDIO_PMA_STAT2_TXFLTABLE	0x2000	/* Transmit fault ability */
165*5f184715SAndy Fleming #define MDIO_PCS_STAT2_10GBR		0x0001	/* 10GBASE-R capable */
166*5f184715SAndy Fleming #define MDIO_PCS_STAT2_10GBX		0x0002	/* 10GBASE-X capable */
167*5f184715SAndy Fleming #define MDIO_PCS_STAT2_10GBW		0x0004	/* 10GBASE-W capable */
168*5f184715SAndy Fleming #define MDIO_PCS_STAT2_RXFLTABLE	0x1000	/* Receive fault ability */
169*5f184715SAndy Fleming #define MDIO_PCS_STAT2_TXFLTABLE	0x2000	/* Transmit fault ability */
170*5f184715SAndy Fleming 
171*5f184715SAndy Fleming /* Transmit disable register. */
172*5f184715SAndy Fleming #define MDIO_PMD_TXDIS_GLOBAL		0x0001	/* Global PMD TX disable */
173*5f184715SAndy Fleming #define MDIO_PMD_TXDIS_0		0x0002	/* PMD TX disable 0 */
174*5f184715SAndy Fleming #define MDIO_PMD_TXDIS_1		0x0004	/* PMD TX disable 1 */
175*5f184715SAndy Fleming #define MDIO_PMD_TXDIS_2		0x0008	/* PMD TX disable 2 */
176*5f184715SAndy Fleming #define MDIO_PMD_TXDIS_3		0x0010	/* PMD TX disable 3 */
177*5f184715SAndy Fleming 
178*5f184715SAndy Fleming /* Receive signal detect register. */
179*5f184715SAndy Fleming #define MDIO_PMD_RXDET_GLOBAL		0x0001	/* Global PMD RX signal detect */
180*5f184715SAndy Fleming #define MDIO_PMD_RXDET_0		0x0002	/* PMD RX signal detect 0 */
181*5f184715SAndy Fleming #define MDIO_PMD_RXDET_1		0x0004	/* PMD RX signal detect 1 */
182*5f184715SAndy Fleming #define MDIO_PMD_RXDET_2		0x0008	/* PMD RX signal detect 2 */
183*5f184715SAndy Fleming #define MDIO_PMD_RXDET_3		0x0010	/* PMD RX signal detect 3 */
184*5f184715SAndy Fleming 
185*5f184715SAndy Fleming /* Extended abilities register. */
186*5f184715SAndy Fleming #define MDIO_PMA_EXTABLE_10GCX4		0x0001	/* 10GBASE-CX4 ability */
187*5f184715SAndy Fleming #define MDIO_PMA_EXTABLE_10GBLRM	0x0002	/* 10GBASE-LRM ability */
188*5f184715SAndy Fleming #define MDIO_PMA_EXTABLE_10GBT		0x0004	/* 10GBASE-T ability */
189*5f184715SAndy Fleming #define MDIO_PMA_EXTABLE_10GBKX4	0x0008	/* 10GBASE-KX4 ability */
190*5f184715SAndy Fleming #define MDIO_PMA_EXTABLE_10GBKR		0x0010	/* 10GBASE-KR ability */
191*5f184715SAndy Fleming #define MDIO_PMA_EXTABLE_1000BT		0x0020	/* 1000BASE-T ability */
192*5f184715SAndy Fleming #define MDIO_PMA_EXTABLE_1000BKX	0x0040	/* 1000BASE-KX ability */
193*5f184715SAndy Fleming #define MDIO_PMA_EXTABLE_100BTX		0x0080	/* 100BASE-TX ability */
194*5f184715SAndy Fleming #define MDIO_PMA_EXTABLE_10BT		0x0100	/* 10BASE-T ability */
195*5f184715SAndy Fleming 
196*5f184715SAndy Fleming /* PHY XGXS lane state register. */
197*5f184715SAndy Fleming #define MDIO_PHYXS_LNSTAT_SYNC0		0x0001
198*5f184715SAndy Fleming #define MDIO_PHYXS_LNSTAT_SYNC1		0x0002
199*5f184715SAndy Fleming #define MDIO_PHYXS_LNSTAT_SYNC2		0x0004
200*5f184715SAndy Fleming #define MDIO_PHYXS_LNSTAT_SYNC3		0x0008
201*5f184715SAndy Fleming #define MDIO_PHYXS_LNSTAT_ALIGN		0x1000
202*5f184715SAndy Fleming 
203*5f184715SAndy Fleming /* PMA 10GBASE-T pair swap & polarity */
204*5f184715SAndy Fleming #define MDIO_PMA_10GBT_SWAPPOL_ABNX	0x0001	/* Pair A/B uncrossed */
205*5f184715SAndy Fleming #define MDIO_PMA_10GBT_SWAPPOL_CDNX	0x0002	/* Pair C/D uncrossed */
206*5f184715SAndy Fleming #define MDIO_PMA_10GBT_SWAPPOL_AREV	0x0100	/* Pair A polarity reversed */
207*5f184715SAndy Fleming #define MDIO_PMA_10GBT_SWAPPOL_BREV	0x0200	/* Pair B polarity reversed */
208*5f184715SAndy Fleming #define MDIO_PMA_10GBT_SWAPPOL_CREV	0x0400	/* Pair C polarity reversed */
209*5f184715SAndy Fleming #define MDIO_PMA_10GBT_SWAPPOL_DREV	0x0800	/* Pair D polarity reversed */
210*5f184715SAndy Fleming 
211*5f184715SAndy Fleming /* PMA 10GBASE-T TX power register. */
212*5f184715SAndy Fleming #define MDIO_PMA_10GBT_TXPWR_SHORT	0x0001	/* Short-reach mode */
213*5f184715SAndy Fleming 
214*5f184715SAndy Fleming /* PMA 10GBASE-T SNR registers. */
215*5f184715SAndy Fleming /* Value is SNR margin in dB, clamped to range [-127, 127], plus 0x8000. */
216*5f184715SAndy Fleming #define MDIO_PMA_10GBT_SNR_BIAS		0x8000
217*5f184715SAndy Fleming #define MDIO_PMA_10GBT_SNR_MAX		127
218*5f184715SAndy Fleming 
219*5f184715SAndy Fleming /* PMA 10GBASE-R FEC ability register. */
220*5f184715SAndy Fleming #define MDIO_PMA_10GBR_FECABLE_ABLE	0x0001	/* FEC ability */
221*5f184715SAndy Fleming #define MDIO_PMA_10GBR_FECABLE_ERRABLE	0x0002	/* FEC error indic. ability */
222*5f184715SAndy Fleming 
223*5f184715SAndy Fleming /* PCS 10GBASE-R/-T status register 1. */
224*5f184715SAndy Fleming #define MDIO_PCS_10GBRT_STAT1_BLKLK	0x0001	/* Block lock attained */
225*5f184715SAndy Fleming 
226*5f184715SAndy Fleming /* PCS 10GBASE-R/-T status register 2. */
227*5f184715SAndy Fleming #define MDIO_PCS_10GBRT_STAT2_ERR	0x00ff
228*5f184715SAndy Fleming #define MDIO_PCS_10GBRT_STAT2_BER	0x3f00
229*5f184715SAndy Fleming 
230*5f184715SAndy Fleming /* AN 10GBASE-T control register. */
231*5f184715SAndy Fleming #define MDIO_AN_10GBT_CTRL_ADV10G	0x1000	/* Advertise 10GBASE-T */
232*5f184715SAndy Fleming 
233*5f184715SAndy Fleming /* AN 10GBASE-T status register. */
234*5f184715SAndy Fleming #define MDIO_AN_10GBT_STAT_LPTRR	0x0200	/* LP training reset req. */
235*5f184715SAndy Fleming #define MDIO_AN_10GBT_STAT_LPLTABLE	0x0400	/* LP loop timing ability */
236*5f184715SAndy Fleming #define MDIO_AN_10GBT_STAT_LP10G	0x0800	/* LP is 10GBT capable */
237*5f184715SAndy Fleming #define MDIO_AN_10GBT_STAT_REMOK	0x1000	/* Remote OK */
238*5f184715SAndy Fleming #define MDIO_AN_10GBT_STAT_LOCOK	0x2000	/* Local OK */
239*5f184715SAndy Fleming #define MDIO_AN_10GBT_STAT_MS		0x4000	/* Master/slave config */
240*5f184715SAndy Fleming #define MDIO_AN_10GBT_STAT_MSFLT	0x8000	/* Master/slave config fault */
241*5f184715SAndy Fleming 
242*5f184715SAndy Fleming /* AN EEE Advertisement register. */
243*5f184715SAndy Fleming #define MDIO_AN_EEE_ADV_100TX		0x0002	/* Advertise 100TX EEE cap */
244*5f184715SAndy Fleming #define MDIO_AN_EEE_ADV_1000T		0x0004	/* Advertise 1000T EEE cap */
245*5f184715SAndy Fleming 
246*5f184715SAndy Fleming /* LASI RX_ALARM control/status registers. */
247*5f184715SAndy Fleming #define MDIO_PMA_LASI_RX_PHYXSLFLT	0x0001	/* PHY XS RX local fault */
248*5f184715SAndy Fleming #define MDIO_PMA_LASI_RX_PCSLFLT	0x0008	/* PCS RX local fault */
249*5f184715SAndy Fleming #define MDIO_PMA_LASI_RX_PMALFLT	0x0010	/* PMA/PMD RX local fault */
250*5f184715SAndy Fleming #define MDIO_PMA_LASI_RX_OPTICPOWERFLT	0x0020	/* RX optical power fault */
251*5f184715SAndy Fleming #define MDIO_PMA_LASI_RX_WISLFLT	0x0200	/* WIS local fault */
252*5f184715SAndy Fleming 
253*5f184715SAndy Fleming /* LASI TX_ALARM control/status registers. */
254*5f184715SAndy Fleming #define MDIO_PMA_LASI_TX_PHYXSLFLT	0x0001	/* PHY XS TX local fault */
255*5f184715SAndy Fleming #define MDIO_PMA_LASI_TX_PCSLFLT	0x0008	/* PCS TX local fault */
256*5f184715SAndy Fleming #define MDIO_PMA_LASI_TX_PMALFLT	0x0010	/* PMA/PMD TX local fault */
257*5f184715SAndy Fleming #define MDIO_PMA_LASI_TX_LASERPOWERFLT	0x0080	/* Laser output power fault */
258*5f184715SAndy Fleming #define MDIO_PMA_LASI_TX_LASERTEMPFLT	0x0100	/* Laser temperature fault */
259*5f184715SAndy Fleming #define MDIO_PMA_LASI_TX_LASERBICURRFLT	0x0200	/* Laser bias current fault */
260*5f184715SAndy Fleming 
261*5f184715SAndy Fleming /* LASI control/status registers. */
262*5f184715SAndy Fleming #define MDIO_PMA_LASI_LSALARM		0x0001	/* LS_ALARM enable/status */
263*5f184715SAndy Fleming #define MDIO_PMA_LASI_TXALARM		0x0002	/* TX_ALARM enable/status */
264*5f184715SAndy Fleming #define MDIO_PMA_LASI_RXALARM		0x0004	/* RX_ALARM enable/status */
265*5f184715SAndy Fleming 
266*5f184715SAndy Fleming /* Mapping between MDIO PRTAD/DEVAD and mii_ioctl_data::phy_id */
267*5f184715SAndy Fleming 
268*5f184715SAndy Fleming #define MDIO_PHY_ID_C45			0x8000
269*5f184715SAndy Fleming #define MDIO_PHY_ID_PRTAD		0x03e0
270*5f184715SAndy Fleming #define MDIO_PHY_ID_DEVAD		0x001f
271*5f184715SAndy Fleming #define MDIO_PHY_ID_C45_MASK						\
272*5f184715SAndy Fleming 	(MDIO_PHY_ID_C45 | MDIO_PHY_ID_PRTAD | MDIO_PHY_ID_DEVAD)
273*5f184715SAndy Fleming 
274*5f184715SAndy Fleming #define MDIO_PRTAD_NONE			(-1)
275*5f184715SAndy Fleming #define MDIO_DEVAD_NONE			(-1)
276*5f184715SAndy Fleming #define MDIO_EMULATE_C22		4
277*5f184715SAndy Fleming 
278*5f184715SAndy Fleming #endif /* __LINUX_MDIO_H__ */
279