xref: /rk3399_rockchip-uboot/include/linux/mdio.h (revision 04e5ae793153e74d682f2d0e297e58fd75366c8f)
15f184715SAndy Fleming /*
25f184715SAndy Fleming  * linux/mdio.h: definitions for MDIO (clause 45) transceivers
35f184715SAndy Fleming  * Copyright 2006-2009 Solarflare Communications Inc.
45f184715SAndy Fleming  *
55f184715SAndy Fleming  * This program is free software; you can redistribute it and/or modify it
65f184715SAndy Fleming  * under the terms of the GNU General Public License version 2 as published
75f184715SAndy Fleming  * by the Free Software Foundation, incorporated herein by reference.
85f184715SAndy Fleming  */
95f184715SAndy Fleming 
105f184715SAndy Fleming #ifndef __LINUX_MDIO_H__
115f184715SAndy Fleming #define __LINUX_MDIO_H__
125f184715SAndy Fleming 
135f184715SAndy Fleming #include <linux/mii.h>
145f184715SAndy Fleming 
155f184715SAndy Fleming /* MDIO Manageable Devices (MMDs). */
165f184715SAndy Fleming #define MDIO_MMD_PMAPMD		1	/* Physical Medium Attachment/
175f184715SAndy Fleming 					 * Physical Medium Dependent */
185f184715SAndy Fleming #define MDIO_MMD_WIS		2	/* WAN Interface Sublayer */
195f184715SAndy Fleming #define MDIO_MMD_PCS		3	/* Physical Coding Sublayer */
205f184715SAndy Fleming #define MDIO_MMD_PHYXS		4	/* PHY Extender Sublayer */
215f184715SAndy Fleming #define MDIO_MMD_DTEXS		5	/* DTE Extender Sublayer */
225f184715SAndy Fleming #define MDIO_MMD_TC		6	/* Transmission Convergence */
235f184715SAndy Fleming #define MDIO_MMD_AN		7	/* Auto-Negotiation */
245f184715SAndy Fleming #define MDIO_MMD_C22EXT		29	/* Clause 22 extension */
255f184715SAndy Fleming #define MDIO_MMD_VEND1		30	/* Vendor specific 1 */
265f184715SAndy Fleming #define MDIO_MMD_VEND2		31	/* Vendor specific 2 */
275f184715SAndy Fleming 
285f184715SAndy Fleming /* Generic MDIO registers. */
295f184715SAndy Fleming #define MDIO_CTRL1		MII_BMCR
305f184715SAndy Fleming #define MDIO_STAT1		MII_BMSR
315f184715SAndy Fleming #define MDIO_DEVID1		MII_PHYSID1
325f184715SAndy Fleming #define MDIO_DEVID2		MII_PHYSID2
335f184715SAndy Fleming #define MDIO_SPEED		4	/* Speed ability */
345f184715SAndy Fleming #define MDIO_DEVS1		5	/* Devices in package */
355f184715SAndy Fleming #define MDIO_DEVS2		6
365f184715SAndy Fleming #define MDIO_CTRL2		7	/* 10G control 2 */
375f184715SAndy Fleming #define MDIO_STAT2		8	/* 10G status 2 */
385f184715SAndy Fleming #define MDIO_PMA_TXDIS		9	/* 10G PMA/PMD transmit disable */
395f184715SAndy Fleming #define MDIO_PMA_RXDET		10	/* 10G PMA/PMD receive signal detect */
405f184715SAndy Fleming #define MDIO_PMA_EXTABLE	11	/* 10G PMA/PMD extended ability */
415f184715SAndy Fleming #define MDIO_PKGID1		14	/* Package identifier */
425f184715SAndy Fleming #define MDIO_PKGID2		15
435f184715SAndy Fleming #define MDIO_AN_ADVERTISE	16	/* AN advertising (base page) */
445f184715SAndy Fleming #define MDIO_AN_LPA		19	/* AN LP abilities (base page) */
455f184715SAndy Fleming #define MDIO_PHYXS_LNSTAT	24	/* PHY XGXS lane state */
465f184715SAndy Fleming 
475f184715SAndy Fleming /* Media-dependent registers. */
485f184715SAndy Fleming #define MDIO_PMA_10GBT_SWAPPOL	130	/* 10GBASE-T pair swap & polarity */
495f184715SAndy Fleming #define MDIO_PMA_10GBT_TXPWR	131	/* 10GBASE-T TX power control */
505f184715SAndy Fleming #define MDIO_PMA_10GBT_SNR	133	/* 10GBASE-T SNR margin, lane A.
515f184715SAndy Fleming 					 * Lanes B-D are numbered 134-136. */
525f184715SAndy Fleming #define MDIO_PMA_10GBR_FECABLE	170	/* 10GBASE-R FEC ability */
535f184715SAndy Fleming #define MDIO_PCS_10GBX_STAT1	24	/* 10GBASE-X PCS status 1 */
545f184715SAndy Fleming #define MDIO_PCS_10GBRT_STAT1	32	/* 10GBASE-R/-T PCS status 1 */
555f184715SAndy Fleming #define MDIO_PCS_10GBRT_STAT2	33	/* 10GBASE-R/-T PCS status 2 */
565f184715SAndy Fleming #define MDIO_AN_10GBT_CTRL	32	/* 10GBASE-T auto-negotiation control */
575f184715SAndy Fleming #define MDIO_AN_10GBT_STAT	33	/* 10GBASE-T auto-negotiation status */
585f184715SAndy Fleming #define MDIO_AN_EEE_ADV		60	/* EEE advertisement */
595f184715SAndy Fleming 
605f184715SAndy Fleming /* LASI (Link Alarm Status Interrupt) registers, defined by XENPAK MSA. */
615f184715SAndy Fleming #define MDIO_PMA_LASI_RXCTRL	0x9000	/* RX_ALARM control */
625f184715SAndy Fleming #define MDIO_PMA_LASI_TXCTRL	0x9001	/* TX_ALARM control */
635f184715SAndy Fleming #define MDIO_PMA_LASI_CTRL	0x9002	/* LASI control */
645f184715SAndy Fleming #define MDIO_PMA_LASI_RXSTAT	0x9003	/* RX_ALARM status */
655f184715SAndy Fleming #define MDIO_PMA_LASI_TXSTAT	0x9004	/* TX_ALARM status */
665f184715SAndy Fleming #define MDIO_PMA_LASI_STAT	0x9005	/* LASI status */
675f184715SAndy Fleming 
685f184715SAndy Fleming /* Control register 1. */
695f184715SAndy Fleming /* Enable extended speed selection */
705f184715SAndy Fleming #define MDIO_CTRL1_SPEEDSELEXT		(BMCR_SPEED1000 | BMCR_SPEED100)
715f184715SAndy Fleming /* All speed selection bits */
725f184715SAndy Fleming #define MDIO_CTRL1_SPEEDSEL		(MDIO_CTRL1_SPEEDSELEXT | 0x003c)
735f184715SAndy Fleming #define MDIO_CTRL1_FULLDPLX		BMCR_FULLDPLX
745f184715SAndy Fleming #define MDIO_CTRL1_LPOWER		BMCR_PDOWN
755f184715SAndy Fleming #define MDIO_CTRL1_RESET		BMCR_RESET
765f184715SAndy Fleming #define MDIO_PMA_CTRL1_LOOPBACK		0x0001
775f184715SAndy Fleming #define MDIO_PMA_CTRL1_SPEED1000	BMCR_SPEED1000
785f184715SAndy Fleming #define MDIO_PMA_CTRL1_SPEED100		BMCR_SPEED100
795f184715SAndy Fleming #define MDIO_PCS_CTRL1_LOOPBACK		BMCR_LOOPBACK
805f184715SAndy Fleming #define MDIO_PHYXS_CTRL1_LOOPBACK	BMCR_LOOPBACK
815f184715SAndy Fleming #define MDIO_AN_CTRL1_RESTART		BMCR_ANRESTART
825f184715SAndy Fleming #define MDIO_AN_CTRL1_ENABLE		BMCR_ANENABLE
835f184715SAndy Fleming #define MDIO_AN_CTRL1_XNP		0x2000	/* Enable extended next page */
845f184715SAndy Fleming 
855f184715SAndy Fleming /* 10 Gb/s */
865f184715SAndy Fleming #define MDIO_CTRL1_SPEED10G		(MDIO_CTRL1_SPEEDSELEXT | 0x00)
875f184715SAndy Fleming /* 10PASS-TS/2BASE-TL */
885f184715SAndy Fleming #define MDIO_CTRL1_SPEED10P2B		(MDIO_CTRL1_SPEEDSELEXT | 0x04)
895f184715SAndy Fleming 
905f184715SAndy Fleming /* Status register 1. */
915f184715SAndy Fleming #define MDIO_STAT1_LPOWERABLE		0x0002	/* Low-power ability */
925f184715SAndy Fleming #define MDIO_STAT1_LSTATUS		BMSR_LSTATUS
935f184715SAndy Fleming #define MDIO_STAT1_FAULT		0x0080	/* Fault */
945f184715SAndy Fleming #define MDIO_AN_STAT1_LPABLE		0x0001	/* Link partner AN ability */
955f184715SAndy Fleming #define MDIO_AN_STAT1_ABLE		BMSR_ANEGCAPABLE
965f184715SAndy Fleming #define MDIO_AN_STAT1_RFAULT		BMSR_RFAULT
975f184715SAndy Fleming #define MDIO_AN_STAT1_COMPLETE		BMSR_ANEGCOMPLETE
985f184715SAndy Fleming #define MDIO_AN_STAT1_PAGE		0x0040	/* Page received */
995f184715SAndy Fleming #define MDIO_AN_STAT1_XNP		0x0080	/* Extended next page status */
1005f184715SAndy Fleming 
1015f184715SAndy Fleming /* Speed register. */
1025f184715SAndy Fleming #define MDIO_SPEED_10G			0x0001	/* 10G capable */
1035f184715SAndy Fleming #define MDIO_PMA_SPEED_2B		0x0002	/* 2BASE-TL capable */
1045f184715SAndy Fleming #define MDIO_PMA_SPEED_10P		0x0004	/* 10PASS-TS capable */
1055f184715SAndy Fleming #define MDIO_PMA_SPEED_1000		0x0010	/* 1000M capable */
1065f184715SAndy Fleming #define MDIO_PMA_SPEED_100		0x0020	/* 100M capable */
1075f184715SAndy Fleming #define MDIO_PMA_SPEED_10		0x0040	/* 10M capable */
1085f184715SAndy Fleming #define MDIO_PCS_SPEED_10P2B		0x0002	/* 10PASS-TS/2BASE-TL capable */
1095f184715SAndy Fleming 
1105f184715SAndy Fleming /* Device present registers. */
1115f184715SAndy Fleming #define MDIO_DEVS_PRESENT(devad)	(1 << (devad))
1125f184715SAndy Fleming #define MDIO_DEVS_PMAPMD		MDIO_DEVS_PRESENT(MDIO_MMD_PMAPMD)
1135f184715SAndy Fleming #define MDIO_DEVS_WIS			MDIO_DEVS_PRESENT(MDIO_MMD_WIS)
1145f184715SAndy Fleming #define MDIO_DEVS_PCS			MDIO_DEVS_PRESENT(MDIO_MMD_PCS)
1155f184715SAndy Fleming #define MDIO_DEVS_PHYXS			MDIO_DEVS_PRESENT(MDIO_MMD_PHYXS)
1165f184715SAndy Fleming #define MDIO_DEVS_DTEXS			MDIO_DEVS_PRESENT(MDIO_MMD_DTEXS)
1175f184715SAndy Fleming #define MDIO_DEVS_TC			MDIO_DEVS_PRESENT(MDIO_MMD_TC)
1185f184715SAndy Fleming #define MDIO_DEVS_AN			MDIO_DEVS_PRESENT(MDIO_MMD_AN)
1195f184715SAndy Fleming #define MDIO_DEVS_C22EXT		MDIO_DEVS_PRESENT(MDIO_MMD_C22EXT)
1205f184715SAndy Fleming #define MDIO_DEVS_VEND1			MDIO_DEVS_PRESENT(MDIO_MMD_VEND1)
1215f184715SAndy Fleming #define MDIO_DEVS_VEND2			MDIO_DEVS_PRESENT(MDIO_MMD_VEND2)
1225f184715SAndy Fleming 
123*ee8fa20fSAndy Fleming #define MDIO_DEVS_LINK			(MDIO_DEVS_PMAPMD | \
124*ee8fa20fSAndy Fleming 					MDIO_DEVS_WIS | \
125*ee8fa20fSAndy Fleming 					MDIO_DEVS_PCS | \
126*ee8fa20fSAndy Fleming 					MDIO_DEVS_PHYXS | \
127*ee8fa20fSAndy Fleming 					MDIO_DEVS_DTEXS | \
128*ee8fa20fSAndy Fleming 					MDIO_DEVS_AN)
129*ee8fa20fSAndy Fleming 
1305f184715SAndy Fleming /* Control register 2. */
1315f184715SAndy Fleming #define MDIO_PMA_CTRL2_TYPE		0x000f	/* PMA/PMD type selection */
1325f184715SAndy Fleming #define MDIO_PMA_CTRL2_10GBCX4		0x0000	/* 10GBASE-CX4 type */
1335f184715SAndy Fleming #define MDIO_PMA_CTRL2_10GBEW		0x0001	/* 10GBASE-EW type */
1345f184715SAndy Fleming #define MDIO_PMA_CTRL2_10GBLW		0x0002	/* 10GBASE-LW type */
1355f184715SAndy Fleming #define MDIO_PMA_CTRL2_10GBSW		0x0003	/* 10GBASE-SW type */
1365f184715SAndy Fleming #define MDIO_PMA_CTRL2_10GBLX4		0x0004	/* 10GBASE-LX4 type */
1375f184715SAndy Fleming #define MDIO_PMA_CTRL2_10GBER		0x0005	/* 10GBASE-ER type */
1385f184715SAndy Fleming #define MDIO_PMA_CTRL2_10GBLR		0x0006	/* 10GBASE-LR type */
1395f184715SAndy Fleming #define MDIO_PMA_CTRL2_10GBSR		0x0007	/* 10GBASE-SR type */
1405f184715SAndy Fleming #define MDIO_PMA_CTRL2_10GBLRM		0x0008	/* 10GBASE-LRM type */
1415f184715SAndy Fleming #define MDIO_PMA_CTRL2_10GBT		0x0009	/* 10GBASE-T type */
1425f184715SAndy Fleming #define MDIO_PMA_CTRL2_10GBKX4		0x000a	/* 10GBASE-KX4 type */
1435f184715SAndy Fleming #define MDIO_PMA_CTRL2_10GBKR		0x000b	/* 10GBASE-KR type */
1445f184715SAndy Fleming #define MDIO_PMA_CTRL2_1000BT		0x000c	/* 1000BASE-T type */
1455f184715SAndy Fleming #define MDIO_PMA_CTRL2_1000BKX		0x000d	/* 1000BASE-KX type */
1465f184715SAndy Fleming #define MDIO_PMA_CTRL2_100BTX		0x000e	/* 100BASE-TX type */
1475f184715SAndy Fleming #define MDIO_PMA_CTRL2_10BT		0x000f	/* 10BASE-T type */
1485f184715SAndy Fleming #define MDIO_PCS_CTRL2_TYPE		0x0003	/* PCS type selection */
1495f184715SAndy Fleming #define MDIO_PCS_CTRL2_10GBR		0x0000	/* 10GBASE-R type */
1505f184715SAndy Fleming #define MDIO_PCS_CTRL2_10GBX		0x0001	/* 10GBASE-X type */
1515f184715SAndy Fleming #define MDIO_PCS_CTRL2_10GBW		0x0002	/* 10GBASE-W type */
1525f184715SAndy Fleming #define MDIO_PCS_CTRL2_10GBT		0x0003	/* 10GBASE-T type */
1535f184715SAndy Fleming 
1545f184715SAndy Fleming /* Status register 2. */
1555f184715SAndy Fleming #define MDIO_STAT2_RXFAULT		0x0400	/* Receive fault */
1565f184715SAndy Fleming #define MDIO_STAT2_TXFAULT		0x0800	/* Transmit fault */
1575f184715SAndy Fleming #define MDIO_STAT2_DEVPRST		0xc000	/* Device present */
1585f184715SAndy Fleming #define MDIO_STAT2_DEVPRST_VAL		0x8000	/* Device present value */
1595f184715SAndy Fleming #define MDIO_PMA_STAT2_LBABLE		0x0001	/* PMA loopback ability */
1605f184715SAndy Fleming #define MDIO_PMA_STAT2_10GBEW		0x0002	/* 10GBASE-EW ability */
1615f184715SAndy Fleming #define MDIO_PMA_STAT2_10GBLW		0x0004	/* 10GBASE-LW ability */
1625f184715SAndy Fleming #define MDIO_PMA_STAT2_10GBSW		0x0008	/* 10GBASE-SW ability */
1635f184715SAndy Fleming #define MDIO_PMA_STAT2_10GBLX4		0x0010	/* 10GBASE-LX4 ability */
1645f184715SAndy Fleming #define MDIO_PMA_STAT2_10GBER		0x0020	/* 10GBASE-ER ability */
1655f184715SAndy Fleming #define MDIO_PMA_STAT2_10GBLR		0x0040	/* 10GBASE-LR ability */
1665f184715SAndy Fleming #define MDIO_PMA_STAT2_10GBSR		0x0080	/* 10GBASE-SR ability */
1675f184715SAndy Fleming #define MDIO_PMD_STAT2_TXDISAB		0x0100	/* PMD TX disable ability */
1685f184715SAndy Fleming #define MDIO_PMA_STAT2_EXTABLE		0x0200	/* Extended abilities */
1695f184715SAndy Fleming #define MDIO_PMA_STAT2_RXFLTABLE	0x1000	/* Receive fault ability */
1705f184715SAndy Fleming #define MDIO_PMA_STAT2_TXFLTABLE	0x2000	/* Transmit fault ability */
1715f184715SAndy Fleming #define MDIO_PCS_STAT2_10GBR		0x0001	/* 10GBASE-R capable */
1725f184715SAndy Fleming #define MDIO_PCS_STAT2_10GBX		0x0002	/* 10GBASE-X capable */
1735f184715SAndy Fleming #define MDIO_PCS_STAT2_10GBW		0x0004	/* 10GBASE-W capable */
1745f184715SAndy Fleming #define MDIO_PCS_STAT2_RXFLTABLE	0x1000	/* Receive fault ability */
1755f184715SAndy Fleming #define MDIO_PCS_STAT2_TXFLTABLE	0x2000	/* Transmit fault ability */
1765f184715SAndy Fleming 
1775f184715SAndy Fleming /* Transmit disable register. */
1785f184715SAndy Fleming #define MDIO_PMD_TXDIS_GLOBAL		0x0001	/* Global PMD TX disable */
1795f184715SAndy Fleming #define MDIO_PMD_TXDIS_0		0x0002	/* PMD TX disable 0 */
1805f184715SAndy Fleming #define MDIO_PMD_TXDIS_1		0x0004	/* PMD TX disable 1 */
1815f184715SAndy Fleming #define MDIO_PMD_TXDIS_2		0x0008	/* PMD TX disable 2 */
1825f184715SAndy Fleming #define MDIO_PMD_TXDIS_3		0x0010	/* PMD TX disable 3 */
1835f184715SAndy Fleming 
1845f184715SAndy Fleming /* Receive signal detect register. */
1855f184715SAndy Fleming #define MDIO_PMD_RXDET_GLOBAL		0x0001	/* Global PMD RX signal detect */
1865f184715SAndy Fleming #define MDIO_PMD_RXDET_0		0x0002	/* PMD RX signal detect 0 */
1875f184715SAndy Fleming #define MDIO_PMD_RXDET_1		0x0004	/* PMD RX signal detect 1 */
1885f184715SAndy Fleming #define MDIO_PMD_RXDET_2		0x0008	/* PMD RX signal detect 2 */
1895f184715SAndy Fleming #define MDIO_PMD_RXDET_3		0x0010	/* PMD RX signal detect 3 */
1905f184715SAndy Fleming 
1915f184715SAndy Fleming /* Extended abilities register. */
1925f184715SAndy Fleming #define MDIO_PMA_EXTABLE_10GCX4		0x0001	/* 10GBASE-CX4 ability */
1935f184715SAndy Fleming #define MDIO_PMA_EXTABLE_10GBLRM	0x0002	/* 10GBASE-LRM ability */
1945f184715SAndy Fleming #define MDIO_PMA_EXTABLE_10GBT		0x0004	/* 10GBASE-T ability */
1955f184715SAndy Fleming #define MDIO_PMA_EXTABLE_10GBKX4	0x0008	/* 10GBASE-KX4 ability */
1965f184715SAndy Fleming #define MDIO_PMA_EXTABLE_10GBKR		0x0010	/* 10GBASE-KR ability */
1975f184715SAndy Fleming #define MDIO_PMA_EXTABLE_1000BT		0x0020	/* 1000BASE-T ability */
1985f184715SAndy Fleming #define MDIO_PMA_EXTABLE_1000BKX	0x0040	/* 1000BASE-KX ability */
1995f184715SAndy Fleming #define MDIO_PMA_EXTABLE_100BTX		0x0080	/* 100BASE-TX ability */
2005f184715SAndy Fleming #define MDIO_PMA_EXTABLE_10BT		0x0100	/* 10BASE-T ability */
2015f184715SAndy Fleming 
2025f184715SAndy Fleming /* PHY XGXS lane state register. */
2035f184715SAndy Fleming #define MDIO_PHYXS_LNSTAT_SYNC0		0x0001
2045f184715SAndy Fleming #define MDIO_PHYXS_LNSTAT_SYNC1		0x0002
2055f184715SAndy Fleming #define MDIO_PHYXS_LNSTAT_SYNC2		0x0004
2065f184715SAndy Fleming #define MDIO_PHYXS_LNSTAT_SYNC3		0x0008
2075f184715SAndy Fleming #define MDIO_PHYXS_LNSTAT_ALIGN		0x1000
2085f184715SAndy Fleming 
2095f184715SAndy Fleming /* PMA 10GBASE-T pair swap & polarity */
2105f184715SAndy Fleming #define MDIO_PMA_10GBT_SWAPPOL_ABNX	0x0001	/* Pair A/B uncrossed */
2115f184715SAndy Fleming #define MDIO_PMA_10GBT_SWAPPOL_CDNX	0x0002	/* Pair C/D uncrossed */
2125f184715SAndy Fleming #define MDIO_PMA_10GBT_SWAPPOL_AREV	0x0100	/* Pair A polarity reversed */
2135f184715SAndy Fleming #define MDIO_PMA_10GBT_SWAPPOL_BREV	0x0200	/* Pair B polarity reversed */
2145f184715SAndy Fleming #define MDIO_PMA_10GBT_SWAPPOL_CREV	0x0400	/* Pair C polarity reversed */
2155f184715SAndy Fleming #define MDIO_PMA_10GBT_SWAPPOL_DREV	0x0800	/* Pair D polarity reversed */
2165f184715SAndy Fleming 
2175f184715SAndy Fleming /* PMA 10GBASE-T TX power register. */
2185f184715SAndy Fleming #define MDIO_PMA_10GBT_TXPWR_SHORT	0x0001	/* Short-reach mode */
2195f184715SAndy Fleming 
2205f184715SAndy Fleming /* PMA 10GBASE-T SNR registers. */
2215f184715SAndy Fleming /* Value is SNR margin in dB, clamped to range [-127, 127], plus 0x8000. */
2225f184715SAndy Fleming #define MDIO_PMA_10GBT_SNR_BIAS		0x8000
2235f184715SAndy Fleming #define MDIO_PMA_10GBT_SNR_MAX		127
2245f184715SAndy Fleming 
2255f184715SAndy Fleming /* PMA 10GBASE-R FEC ability register. */
2265f184715SAndy Fleming #define MDIO_PMA_10GBR_FECABLE_ABLE	0x0001	/* FEC ability */
2275f184715SAndy Fleming #define MDIO_PMA_10GBR_FECABLE_ERRABLE	0x0002	/* FEC error indic. ability */
2285f184715SAndy Fleming 
2295f184715SAndy Fleming /* PCS 10GBASE-R/-T status register 1. */
2305f184715SAndy Fleming #define MDIO_PCS_10GBRT_STAT1_BLKLK	0x0001	/* Block lock attained */
2315f184715SAndy Fleming 
2325f184715SAndy Fleming /* PCS 10GBASE-R/-T status register 2. */
2335f184715SAndy Fleming #define MDIO_PCS_10GBRT_STAT2_ERR	0x00ff
2345f184715SAndy Fleming #define MDIO_PCS_10GBRT_STAT2_BER	0x3f00
2355f184715SAndy Fleming 
2365f184715SAndy Fleming /* AN 10GBASE-T control register. */
2375f184715SAndy Fleming #define MDIO_AN_10GBT_CTRL_ADV10G	0x1000	/* Advertise 10GBASE-T */
2385f184715SAndy Fleming 
2395f184715SAndy Fleming /* AN 10GBASE-T status register. */
2405f184715SAndy Fleming #define MDIO_AN_10GBT_STAT_LPTRR	0x0200	/* LP training reset req. */
2415f184715SAndy Fleming #define MDIO_AN_10GBT_STAT_LPLTABLE	0x0400	/* LP loop timing ability */
2425f184715SAndy Fleming #define MDIO_AN_10GBT_STAT_LP10G	0x0800	/* LP is 10GBT capable */
2435f184715SAndy Fleming #define MDIO_AN_10GBT_STAT_REMOK	0x1000	/* Remote OK */
2445f184715SAndy Fleming #define MDIO_AN_10GBT_STAT_LOCOK	0x2000	/* Local OK */
2455f184715SAndy Fleming #define MDIO_AN_10GBT_STAT_MS		0x4000	/* Master/slave config */
2465f184715SAndy Fleming #define MDIO_AN_10GBT_STAT_MSFLT	0x8000	/* Master/slave config fault */
2475f184715SAndy Fleming 
2485f184715SAndy Fleming /* AN EEE Advertisement register. */
2495f184715SAndy Fleming #define MDIO_AN_EEE_ADV_100TX		0x0002	/* Advertise 100TX EEE cap */
2505f184715SAndy Fleming #define MDIO_AN_EEE_ADV_1000T		0x0004	/* Advertise 1000T EEE cap */
2515f184715SAndy Fleming 
2525f184715SAndy Fleming /* LASI RX_ALARM control/status registers. */
2535f184715SAndy Fleming #define MDIO_PMA_LASI_RX_PHYXSLFLT	0x0001	/* PHY XS RX local fault */
2545f184715SAndy Fleming #define MDIO_PMA_LASI_RX_PCSLFLT	0x0008	/* PCS RX local fault */
2555f184715SAndy Fleming #define MDIO_PMA_LASI_RX_PMALFLT	0x0010	/* PMA/PMD RX local fault */
2565f184715SAndy Fleming #define MDIO_PMA_LASI_RX_OPTICPOWERFLT	0x0020	/* RX optical power fault */
2575f184715SAndy Fleming #define MDIO_PMA_LASI_RX_WISLFLT	0x0200	/* WIS local fault */
2585f184715SAndy Fleming 
2595f184715SAndy Fleming /* LASI TX_ALARM control/status registers. */
2605f184715SAndy Fleming #define MDIO_PMA_LASI_TX_PHYXSLFLT	0x0001	/* PHY XS TX local fault */
2615f184715SAndy Fleming #define MDIO_PMA_LASI_TX_PCSLFLT	0x0008	/* PCS TX local fault */
2625f184715SAndy Fleming #define MDIO_PMA_LASI_TX_PMALFLT	0x0010	/* PMA/PMD TX local fault */
2635f184715SAndy Fleming #define MDIO_PMA_LASI_TX_LASERPOWERFLT	0x0080	/* Laser output power fault */
2645f184715SAndy Fleming #define MDIO_PMA_LASI_TX_LASERTEMPFLT	0x0100	/* Laser temperature fault */
2655f184715SAndy Fleming #define MDIO_PMA_LASI_TX_LASERBICURRFLT	0x0200	/* Laser bias current fault */
2665f184715SAndy Fleming 
2675f184715SAndy Fleming /* LASI control/status registers. */
2685f184715SAndy Fleming #define MDIO_PMA_LASI_LSALARM		0x0001	/* LS_ALARM enable/status */
2695f184715SAndy Fleming #define MDIO_PMA_LASI_TXALARM		0x0002	/* TX_ALARM enable/status */
2705f184715SAndy Fleming #define MDIO_PMA_LASI_RXALARM		0x0004	/* RX_ALARM enable/status */
2715f184715SAndy Fleming 
2725f184715SAndy Fleming /* Mapping between MDIO PRTAD/DEVAD and mii_ioctl_data::phy_id */
2735f184715SAndy Fleming 
2745f184715SAndy Fleming #define MDIO_PHY_ID_C45			0x8000
2755f184715SAndy Fleming #define MDIO_PHY_ID_PRTAD		0x03e0
2765f184715SAndy Fleming #define MDIO_PHY_ID_DEVAD		0x001f
2775f184715SAndy Fleming #define MDIO_PHY_ID_C45_MASK						\
2785f184715SAndy Fleming 	(MDIO_PHY_ID_C45 | MDIO_PHY_ID_PRTAD | MDIO_PHY_ID_DEVAD)
2795f184715SAndy Fleming 
2805f184715SAndy Fleming #define MDIO_PRTAD_NONE			(-1)
2815f184715SAndy Fleming #define MDIO_DEVAD_NONE			(-1)
2825f184715SAndy Fleming #define MDIO_EMULATE_C22		4
2835f184715SAndy Fleming 
2845f184715SAndy Fleming #endif /* __LINUX_MDIO_H__ */
285