1fe8c2806Swdenk /* 28655b6f8Swdenk * MPC823 and PXA LCD Controller 3fe8c2806Swdenk * 4fe8c2806Swdenk * Modeled after video interface by Paolo Scaffardi 5fe8c2806Swdenk * 6fe8c2806Swdenk * 7fe8c2806Swdenk * (C) Copyright 2001 8fe8c2806Swdenk * Wolfgang Denk, DENX Software Engineering, wd@denx.de. 9fe8c2806Swdenk * 10fe8c2806Swdenk * See file CREDITS for list of people who contributed to this 11fe8c2806Swdenk * project. 12fe8c2806Swdenk * 13fe8c2806Swdenk * This program is free software; you can redistribute it and/or 14fe8c2806Swdenk * modify it under the terms of the GNU General Public License as 15fe8c2806Swdenk * published by the Free Software Foundation; either version 2 of 16fe8c2806Swdenk * the License, or (at your option) any later version. 17fe8c2806Swdenk * 18fe8c2806Swdenk * This program is distributed in the hope that it will be useful, 19fe8c2806Swdenk * but WITHOUT ANY WARRANTY; without even the implied warranty of 20fe8c2806Swdenk * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 21fe8c2806Swdenk * GNU General Public License for more details. 22fe8c2806Swdenk * 23fe8c2806Swdenk * You should have received a copy of the GNU General Public License 24fe8c2806Swdenk * along with this program; if not, write to the Free Software 25fe8c2806Swdenk * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 26fe8c2806Swdenk * MA 02111-1307 USA 27fe8c2806Swdenk */ 28fe8c2806Swdenk 29fe8c2806Swdenk #ifndef _LCD_H_ 30fe8c2806Swdenk #define _LCD_H_ 31fe8c2806Swdenk 328655b6f8Swdenk extern char lcd_is_enabled; 338655b6f8Swdenk 348655b6f8Swdenk extern int lcd_line_length; 358655b6f8Swdenk 366111722aSAlessandro Rubini extern struct vidinfo panel_info; 376111722aSAlessandro Rubini 386b035141SJeroen Hofstee void lcd_ctrl_init(void *lcdbase); 396b035141SJeroen Hofstee void lcd_enable(void); 406b035141SJeroen Hofstee int board_splash_screen_prepare(void); 416111722aSAlessandro Rubini 426111722aSAlessandro Rubini /* setcolreg used in 8bpp/16bpp; initcolregs used in monochrome */ 436b035141SJeroen Hofstee void lcd_setcolreg(ushort regno, ushort red, ushort green, ushort blue); 446b035141SJeroen Hofstee void lcd_initcolregs(void); 456111722aSAlessandro Rubini 466b035141SJeroen Hofstee int lcd_getfgcolor(void); 476111722aSAlessandro Rubini 486111722aSAlessandro Rubini /* gunzip_bmp used if CONFIG_VIDEO_BMP_GZIP */ 49*f7ef9d61SPiotr Wilczek struct bmp_image *gunzip_bmp(unsigned long addr, unsigned long *lenp, 50*f7ef9d61SPiotr Wilczek void **alloc_addr); 516b035141SJeroen Hofstee int bmp_display(ulong addr, int x, int y); 528655b6f8Swdenk 539a8efc46SSimon Glass /** 549a8efc46SSimon Glass * Set whether we need to flush the dcache when changing the LCD image. This 559a8efc46SSimon Glass * defaults to off. 569a8efc46SSimon Glass * 579a8efc46SSimon Glass * @param flush non-zero to flush cache after update, 0 to skip 589a8efc46SSimon Glass */ 599a8efc46SSimon Glass void lcd_set_flush_dcache(int flush); 609a8efc46SSimon Glass 618655b6f8Swdenk #if defined CONFIG_MPC823 628655b6f8Swdenk /* 638655b6f8Swdenk * LCD controller stucture for MPC823 CPU 648655b6f8Swdenk */ 658655b6f8Swdenk typedef struct vidinfo { 668655b6f8Swdenk ushort vl_col; /* Number of columns (i.e. 640) */ 678655b6f8Swdenk ushort vl_row; /* Number of rows (i.e. 480) */ 688655b6f8Swdenk ushort vl_width; /* Width of display area in millimeters */ 698655b6f8Swdenk ushort vl_height; /* Height of display area in millimeters */ 708655b6f8Swdenk 718655b6f8Swdenk /* LCD configuration register */ 728655b6f8Swdenk u_char vl_clkp; /* Clock polarity */ 738655b6f8Swdenk u_char vl_oep; /* Output Enable polarity */ 748655b6f8Swdenk u_char vl_hsp; /* Horizontal Sync polarity */ 758655b6f8Swdenk u_char vl_vsp; /* Vertical Sync polarity */ 768655b6f8Swdenk u_char vl_dp; /* Data polarity */ 778655b6f8Swdenk u_char vl_bpix; /* Bits per pixel, 0 = 1, 1 = 2, 2 = 4, 3 = 8 */ 788655b6f8Swdenk u_char vl_lbw; /* LCD Bus width, 0 = 4, 1 = 8 */ 798655b6f8Swdenk u_char vl_splt; /* Split display, 0 = single-scan, 1 = dual-scan */ 808655b6f8Swdenk u_char vl_clor; /* Color, 0 = mono, 1 = color */ 818655b6f8Swdenk u_char vl_tft; /* 0 = passive, 1 = TFT */ 828655b6f8Swdenk 838655b6f8Swdenk /* Horizontal control register. Timing from data sheet */ 848655b6f8Swdenk ushort vl_wbl; /* Wait between lines */ 858655b6f8Swdenk 868655b6f8Swdenk /* Vertical control register */ 878655b6f8Swdenk u_char vl_vpw; /* Vertical sync pulse width */ 888655b6f8Swdenk u_char vl_lcdac; /* LCD AC timing */ 898655b6f8Swdenk u_char vl_wbf; /* Wait between frames */ 908655b6f8Swdenk } vidinfo_t; 918655b6f8Swdenk 92abc20abaSMarek Vasut #elif defined(CONFIG_CPU_PXA25X) || defined(CONFIG_CPU_PXA27X) || \ 93abc20abaSMarek Vasut defined CONFIG_CPU_MONAHANS 948655b6f8Swdenk /* 958655b6f8Swdenk * PXA LCD DMA descriptor 968655b6f8Swdenk */ 978655b6f8Swdenk struct pxafb_dma_descriptor { 988655b6f8Swdenk u_long fdadr; /* Frame descriptor address register */ 998655b6f8Swdenk u_long fsadr; /* Frame source address register */ 1008655b6f8Swdenk u_long fidr; /* Frame ID register */ 1018655b6f8Swdenk u_long ldcmd; /* Command register */ 1028655b6f8Swdenk }; 1038655b6f8Swdenk 1048655b6f8Swdenk /* 1058655b6f8Swdenk * PXA LCD info 1068655b6f8Swdenk */ 1078655b6f8Swdenk struct pxafb_info { 1088655b6f8Swdenk 1098655b6f8Swdenk /* Misc registers */ 1108655b6f8Swdenk u_long reg_lccr3; 1118655b6f8Swdenk u_long reg_lccr2; 1128655b6f8Swdenk u_long reg_lccr1; 1138655b6f8Swdenk u_long reg_lccr0; 1148655b6f8Swdenk u_long fdadr0; 1158655b6f8Swdenk u_long fdadr1; 1168655b6f8Swdenk 1178655b6f8Swdenk /* DMA descriptors */ 1188655b6f8Swdenk struct pxafb_dma_descriptor * dmadesc_fblow; 1198655b6f8Swdenk struct pxafb_dma_descriptor * dmadesc_fbhigh; 1208655b6f8Swdenk struct pxafb_dma_descriptor * dmadesc_palette; 1218655b6f8Swdenk 1228655b6f8Swdenk u_long screen; /* physical address of frame buffer */ 1238655b6f8Swdenk u_long palette; /* physical address of palette memory */ 1248655b6f8Swdenk u_int palette_size; 1258655b6f8Swdenk }; 1268655b6f8Swdenk 1278655b6f8Swdenk /* 1288655b6f8Swdenk * LCD controller stucture for PXA CPU 1298655b6f8Swdenk */ 1308655b6f8Swdenk typedef struct vidinfo { 1318655b6f8Swdenk ushort vl_col; /* Number of columns (i.e. 640) */ 1328655b6f8Swdenk ushort vl_row; /* Number of rows (i.e. 480) */ 1338655b6f8Swdenk ushort vl_width; /* Width of display area in millimeters */ 1348655b6f8Swdenk ushort vl_height; /* Height of display area in millimeters */ 1358655b6f8Swdenk 1368655b6f8Swdenk /* LCD configuration register */ 1378655b6f8Swdenk u_char vl_clkp; /* Clock polarity */ 1388655b6f8Swdenk u_char vl_oep; /* Output Enable polarity */ 1398655b6f8Swdenk u_char vl_hsp; /* Horizontal Sync polarity */ 1408655b6f8Swdenk u_char vl_vsp; /* Vertical Sync polarity */ 1418655b6f8Swdenk u_char vl_dp; /* Data polarity */ 1428655b6f8Swdenk u_char vl_bpix; /* Bits per pixel, 0 = 1, 1 = 2, 2 = 4, 3 = 8, 4 = 16 */ 1438655b6f8Swdenk u_char vl_lbw; /* LCD Bus width, 0 = 4, 1 = 8 */ 1448655b6f8Swdenk u_char vl_splt; /* Split display, 0 = single-scan, 1 = dual-scan */ 1458655b6f8Swdenk u_char vl_clor; /* Color, 0 = mono, 1 = color */ 1468655b6f8Swdenk u_char vl_tft; /* 0 = passive, 1 = TFT */ 1478655b6f8Swdenk 1488655b6f8Swdenk /* Horizontal control register. Timing from data sheet */ 1498655b6f8Swdenk ushort vl_hpw; /* Horz sync pulse width */ 1508655b6f8Swdenk u_char vl_blw; /* Wait before of line */ 1518655b6f8Swdenk u_char vl_elw; /* Wait end of line */ 1528655b6f8Swdenk 1538655b6f8Swdenk /* Vertical control register. */ 1548655b6f8Swdenk u_char vl_vpw; /* Vertical sync pulse width */ 1558655b6f8Swdenk u_char vl_bfw; /* Wait before of frame */ 1568655b6f8Swdenk u_char vl_efw; /* Wait end of frame */ 1578655b6f8Swdenk 1588655b6f8Swdenk /* PXA LCD controller params */ 1598655b6f8Swdenk struct pxafb_info pxa; 1608655b6f8Swdenk } vidinfo_t; 1618655b6f8Swdenk 162f6b690e6SBo Shen #elif defined(CONFIG_ATMEL_LCD) || defined(CONFIG_ATMEL_HLCD) 16339cf4804SStelian Pop 16439cf4804SStelian Pop typedef struct vidinfo { 16578459123SMarek Vasut ushort vl_col; /* Number of columns (i.e. 640) */ 16678459123SMarek Vasut ushort vl_row; /* Number of rows (i.e. 480) */ 16739cf4804SStelian Pop u_long vl_clk; /* pixel clock in ps */ 16839cf4804SStelian Pop 16939cf4804SStelian Pop /* LCD configuration register */ 17039cf4804SStelian Pop u_long vl_sync; /* Horizontal / vertical sync */ 17139cf4804SStelian Pop u_long vl_bpix; /* Bits per pixel, 0 = 1, 1 = 2, 2 = 4, 3 = 8, 4 = 16 */ 17239cf4804SStelian Pop u_long vl_tft; /* 0 = passive, 1 = TFT */ 173cdfcedbfSAlexander Stein u_long vl_cont_pol_low; /* contrast polarity is low */ 174f6b690e6SBo Shen u_long vl_clk_pol; /* clock polarity */ 17539cf4804SStelian Pop 17639cf4804SStelian Pop /* Horizontal control register. */ 17739cf4804SStelian Pop u_long vl_hsync_len; /* Length of horizontal sync */ 17839cf4804SStelian Pop u_long vl_left_margin; /* Time from sync to picture */ 17939cf4804SStelian Pop u_long vl_right_margin; /* Time from picture to sync */ 18039cf4804SStelian Pop 18139cf4804SStelian Pop /* Vertical control register. */ 18239cf4804SStelian Pop u_long vl_vsync_len; /* Length of vertical sync */ 18339cf4804SStelian Pop u_long vl_upper_margin; /* Time from sync to picture */ 18439cf4804SStelian Pop u_long vl_lower_margin; /* Time from picture to sync */ 18539cf4804SStelian Pop 18639cf4804SStelian Pop u_long mmio; /* Memory mapped registers */ 18739cf4804SStelian Pop } vidinfo_t; 18839cf4804SStelian Pop 189559a05ccSDonghwa Lee #elif defined(CONFIG_EXYNOS_FB) 190559a05ccSDonghwa Lee 191559a05ccSDonghwa Lee enum { 192559a05ccSDonghwa Lee FIMD_RGB_INTERFACE = 1, 193559a05ccSDonghwa Lee FIMD_CPU_INTERFACE = 2, 194559a05ccSDonghwa Lee }; 195559a05ccSDonghwa Lee 19690464971SDonghwa Lee enum exynos_fb_rgb_mode_t { 19790464971SDonghwa Lee MODE_RGB_P = 0, 19890464971SDonghwa Lee MODE_BGR_P = 1, 19990464971SDonghwa Lee MODE_RGB_S = 2, 20090464971SDonghwa Lee MODE_BGR_S = 3, 20190464971SDonghwa Lee }; 20290464971SDonghwa Lee 203559a05ccSDonghwa Lee typedef struct vidinfo { 204559a05ccSDonghwa Lee ushort vl_col; /* Number of columns (i.e. 640) */ 205559a05ccSDonghwa Lee ushort vl_row; /* Number of rows (i.e. 480) */ 206559a05ccSDonghwa Lee ushort vl_width; /* Width of display area in millimeters */ 207559a05ccSDonghwa Lee ushort vl_height; /* Height of display area in millimeters */ 208559a05ccSDonghwa Lee 209559a05ccSDonghwa Lee /* LCD configuration register */ 210559a05ccSDonghwa Lee u_char vl_freq; /* Frequency */ 211559a05ccSDonghwa Lee u_char vl_clkp; /* Clock polarity */ 212559a05ccSDonghwa Lee u_char vl_oep; /* Output Enable polarity */ 213559a05ccSDonghwa Lee u_char vl_hsp; /* Horizontal Sync polarity */ 214559a05ccSDonghwa Lee u_char vl_vsp; /* Vertical Sync polarity */ 215559a05ccSDonghwa Lee u_char vl_dp; /* Data polarity */ 216559a05ccSDonghwa Lee u_char vl_bpix; /* Bits per pixel */ 217559a05ccSDonghwa Lee 218559a05ccSDonghwa Lee /* Horizontal control register. Timing from data sheet */ 219559a05ccSDonghwa Lee u_char vl_hspw; /* Horz sync pulse width */ 220559a05ccSDonghwa Lee u_char vl_hfpd; /* Wait before of line */ 221559a05ccSDonghwa Lee u_char vl_hbpd; /* Wait end of line */ 222559a05ccSDonghwa Lee 223559a05ccSDonghwa Lee /* Vertical control register. */ 224559a05ccSDonghwa Lee u_char vl_vspw; /* Vertical sync pulse width */ 225559a05ccSDonghwa Lee u_char vl_vfpd; /* Wait before of frame */ 226559a05ccSDonghwa Lee u_char vl_vbpd; /* Wait end of frame */ 227559a05ccSDonghwa Lee u_char vl_cmd_allow_len; /* Wait end of frame */ 228559a05ccSDonghwa Lee 229559a05ccSDonghwa Lee unsigned int win_id; 230559a05ccSDonghwa Lee unsigned int init_delay; 231559a05ccSDonghwa Lee unsigned int power_on_delay; 232559a05ccSDonghwa Lee unsigned int reset_delay; 233559a05ccSDonghwa Lee unsigned int interface_mode; 234559a05ccSDonghwa Lee unsigned int mipi_enabled; 2355addfcfcSDonghwa Lee unsigned int dp_enabled; 236559a05ccSDonghwa Lee unsigned int cs_setup; 237559a05ccSDonghwa Lee unsigned int wr_setup; 238559a05ccSDonghwa Lee unsigned int wr_act; 239559a05ccSDonghwa Lee unsigned int wr_hold; 24090464971SDonghwa Lee unsigned int logo_on; 24190464971SDonghwa Lee unsigned int logo_width; 24290464971SDonghwa Lee unsigned int logo_height; 24390464971SDonghwa Lee unsigned long logo_addr; 24490464971SDonghwa Lee unsigned int rgb_mode; 24590464971SDonghwa Lee unsigned int resolution; 246559a05ccSDonghwa Lee 247559a05ccSDonghwa Lee /* parent clock name(MPLL, EPLL or VPLL) */ 248559a05ccSDonghwa Lee unsigned int pclk_name; 249559a05ccSDonghwa Lee /* ratio value for source clock from parent clock. */ 250559a05ccSDonghwa Lee unsigned int sclk_div; 251559a05ccSDonghwa Lee 252559a05ccSDonghwa Lee unsigned int dual_lcd_enabled; 253559a05ccSDonghwa Lee } vidinfo_t; 254559a05ccSDonghwa Lee 255559a05ccSDonghwa Lee void init_panel_info(vidinfo_t *vid); 256559a05ccSDonghwa Lee 257b245e65eSGuennadi Liakhovetski #else 258b245e65eSGuennadi Liakhovetski 259b245e65eSGuennadi Liakhovetski typedef struct vidinfo { 260b245e65eSGuennadi Liakhovetski ushort vl_col; /* Number of columns (i.e. 160) */ 261b245e65eSGuennadi Liakhovetski ushort vl_row; /* Number of rows (i.e. 100) */ 262b245e65eSGuennadi Liakhovetski 263b245e65eSGuennadi Liakhovetski u_char vl_bpix; /* Bits per pixel, 0 = 1 */ 264b245e65eSGuennadi Liakhovetski 265b245e65eSGuennadi Liakhovetski ushort *cmap; /* Pointer to the colormap */ 266b245e65eSGuennadi Liakhovetski 267b245e65eSGuennadi Liakhovetski void *priv; /* Pointer to driver-specific data */ 268b245e65eSGuennadi Liakhovetski } vidinfo_t; 269b245e65eSGuennadi Liakhovetski 270abc20abaSMarek Vasut #endif /* CONFIG_MPC823, CONFIG_CPU_PXA25X, CONFIG_MCC200, CONFIG_ATMEL_LCD */ 2718655b6f8Swdenk 27260e97419SAlessandro Rubini extern vidinfo_t panel_info; 27360e97419SAlessandro Rubini 2748655b6f8Swdenk /* Video functions */ 2758655b6f8Swdenk 276682011ffSwdenk #if defined(CONFIG_RBC823) 277682011ffSwdenk void lcd_disable(void); 278682011ffSwdenk #endif 279682011ffSwdenk 280fe8c2806Swdenk void lcd_putc(const char c); 281fe8c2806Swdenk void lcd_puts(const char *s); 282fe8c2806Swdenk void lcd_printf(const char *fmt, ...); 28302110903SChe-Liang Chiou void lcd_clear(void); 28402110903SChe-Liang Chiou int lcd_display_bitmap(ulong bmp_image, int x, int y); 285fe8c2806Swdenk 286395166cfSVadim Bendebury /** 287395166cfSVadim Bendebury * Get the width of the LCD in pixels 288395166cfSVadim Bendebury * 289395166cfSVadim Bendebury * @return width of LCD in pixels 290395166cfSVadim Bendebury */ 291395166cfSVadim Bendebury int lcd_get_pixel_width(void); 292395166cfSVadim Bendebury 293395166cfSVadim Bendebury /** 294395166cfSVadim Bendebury * Get the height of the LCD in pixels 295395166cfSVadim Bendebury * 296395166cfSVadim Bendebury * @return height of LCD in pixels 297395166cfSVadim Bendebury */ 298395166cfSVadim Bendebury int lcd_get_pixel_height(void); 299395166cfSVadim Bendebury 300395166cfSVadim Bendebury /** 301395166cfSVadim Bendebury * Get the number of text lines/rows on the LCD 302395166cfSVadim Bendebury * 303395166cfSVadim Bendebury * @return number of rows 304395166cfSVadim Bendebury */ 305395166cfSVadim Bendebury int lcd_get_screen_rows(void); 306395166cfSVadim Bendebury 307395166cfSVadim Bendebury /** 308395166cfSVadim Bendebury * Get the number of text columns on the LCD 309395166cfSVadim Bendebury * 310395166cfSVadim Bendebury * @return number of columns 311395166cfSVadim Bendebury */ 312395166cfSVadim Bendebury int lcd_get_screen_columns(void); 313395166cfSVadim Bendebury 314395166cfSVadim Bendebury /** 315395166cfSVadim Bendebury * Set the position of the text cursor 316395166cfSVadim Bendebury * 317395166cfSVadim Bendebury * @param col Column to place cursor (0 = left side) 318395166cfSVadim Bendebury * @param row Row to place cursor (0 = top line) 319395166cfSVadim Bendebury */ 320395166cfSVadim Bendebury void lcd_position_cursor(unsigned col, unsigned row); 321395166cfSVadim Bendebury 3226b59e03eSHaavard Skinnemoen /* Allow boards to customize the information displayed */ 3236b59e03eSHaavard Skinnemoen void lcd_show_board_info(void); 3248655b6f8Swdenk 325676d319eSSimon Glass /* Return the size of the LCD frame buffer, and the line length */ 326676d319eSSimon Glass int lcd_get_size(int *line_length); 327676d319eSSimon Glass 3286a195d2dSStephen Warren int lcd_dt_simplefb_add_node(void *blob); 3296a195d2dSStephen Warren int lcd_dt_simplefb_enable_existing_node(void *blob); 3306a195d2dSStephen Warren 3318655b6f8Swdenk /************************************************************************/ 3328655b6f8Swdenk /* ** BITMAP DISPLAY SUPPORT */ 3338655b6f8Swdenk /************************************************************************/ 334639221c7SJon Loeliger #if defined(CONFIG_CMD_BMP) || defined(CONFIG_SPLASH_SCREEN) 3358655b6f8Swdenk # include <bmp_layout.h> 3368655b6f8Swdenk # include <asm/byteorder.h> 337639221c7SJon Loeliger #endif 3388655b6f8Swdenk 3398655b6f8Swdenk /* 3408655b6f8Swdenk * Information about displays we are using. This is for configuring 3418655b6f8Swdenk * the LCD controller and memory allocation. Someone has to know what 3428655b6f8Swdenk * is connected, as we can't autodetect anything. 3438655b6f8Swdenk */ 3446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HIGH 0 /* Pins are active high */ 3456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOW 1 /* Pins are active low */ 3468655b6f8Swdenk 3478655b6f8Swdenk #define LCD_MONOCHROME 0 3488655b6f8Swdenk #define LCD_COLOR2 1 3498655b6f8Swdenk #define LCD_COLOR4 2 3508655b6f8Swdenk #define LCD_COLOR8 3 3518655b6f8Swdenk #define LCD_COLOR16 4 3528655b6f8Swdenk 3538655b6f8Swdenk /*----------------------------------------------------------------------*/ 35488804d19Swdenk #if defined(CONFIG_LCD_INFO_BELOW_LOGO) 3558655b6f8Swdenk # define LCD_INFO_X 0 3568655b6f8Swdenk # define LCD_INFO_Y (BMP_LOGO_HEIGHT + VIDEO_FONT_HEIGHT) 3578655b6f8Swdenk #elif defined(CONFIG_LCD_LOGO) 3588655b6f8Swdenk # define LCD_INFO_X (BMP_LOGO_WIDTH + 4 * VIDEO_FONT_WIDTH) 3596b035141SJeroen Hofstee # define LCD_INFO_Y VIDEO_FONT_HEIGHT 3608655b6f8Swdenk #else 3616b035141SJeroen Hofstee # define LCD_INFO_X VIDEO_FONT_WIDTH 3626b035141SJeroen Hofstee # define LCD_INFO_Y VIDEO_FONT_HEIGHT 3638655b6f8Swdenk #endif 3648655b6f8Swdenk 3658655b6f8Swdenk /* Default to 8bpp if bit depth not specified */ 3668655b6f8Swdenk #ifndef LCD_BPP 3678655b6f8Swdenk # define LCD_BPP LCD_COLOR8 3688655b6f8Swdenk #endif 3698655b6f8Swdenk #ifndef LCD_DF 3708655b6f8Swdenk # define LCD_DF 1 3718655b6f8Swdenk #endif 3728655b6f8Swdenk 3738655b6f8Swdenk /* Calculate nr. of bits per pixel and nr. of colors */ 3748655b6f8Swdenk #define NBITS(bit_code) (1 << (bit_code)) 3758655b6f8Swdenk #define NCOLORS(bit_code) (1 << NBITS(bit_code)) 3768655b6f8Swdenk 3778655b6f8Swdenk /************************************************************************/ 3788655b6f8Swdenk /* ** CONSOLE CONSTANTS */ 3798655b6f8Swdenk /************************************************************************/ 3808655b6f8Swdenk #if LCD_BPP == LCD_MONOCHROME 3818655b6f8Swdenk 3828655b6f8Swdenk /* 3838655b6f8Swdenk * Simple black/white definitions 3848655b6f8Swdenk */ 3858655b6f8Swdenk # define CONSOLE_COLOR_BLACK 0 3868655b6f8Swdenk # define CONSOLE_COLOR_WHITE 1 /* Must remain last / highest */ 3878655b6f8Swdenk 3888655b6f8Swdenk #elif LCD_BPP == LCD_COLOR8 3898655b6f8Swdenk 3908655b6f8Swdenk /* 3918655b6f8Swdenk * 8bpp color definitions 3928655b6f8Swdenk */ 3938655b6f8Swdenk # define CONSOLE_COLOR_BLACK 0 3948655b6f8Swdenk # define CONSOLE_COLOR_RED 1 3958655b6f8Swdenk # define CONSOLE_COLOR_GREEN 2 3968655b6f8Swdenk # define CONSOLE_COLOR_YELLOW 3 3978655b6f8Swdenk # define CONSOLE_COLOR_BLUE 4 3988655b6f8Swdenk # define CONSOLE_COLOR_MAGENTA 5 3998655b6f8Swdenk # define CONSOLE_COLOR_CYAN 6 4008655b6f8Swdenk # define CONSOLE_COLOR_GREY 14 4018655b6f8Swdenk # define CONSOLE_COLOR_WHITE 15 /* Must remain last / highest */ 4028655b6f8Swdenk 4038655b6f8Swdenk #else 4048655b6f8Swdenk 4058655b6f8Swdenk /* 4068655b6f8Swdenk * 16bpp color definitions 4078655b6f8Swdenk */ 4088655b6f8Swdenk # define CONSOLE_COLOR_BLACK 0x0000 4098655b6f8Swdenk # define CONSOLE_COLOR_WHITE 0xffff /* Must remain last / highest */ 4108655b6f8Swdenk 4118655b6f8Swdenk #endif /* color definitions */ 4128655b6f8Swdenk 4138655b6f8Swdenk /************************************************************************/ 4148655b6f8Swdenk #ifndef PAGE_SIZE 4158655b6f8Swdenk # define PAGE_SIZE 4096 4168655b6f8Swdenk #endif 4178655b6f8Swdenk 4188655b6f8Swdenk /************************************************************************/ 4198655b6f8Swdenk 4208655b6f8Swdenk #endif /* _LCD_H_ */ 421