1fe8c2806Swdenk /* 28655b6f8Swdenk * MPC823 and PXA LCD Controller 3fe8c2806Swdenk * 4fe8c2806Swdenk * Modeled after video interface by Paolo Scaffardi 5fe8c2806Swdenk * 6fe8c2806Swdenk * 7fe8c2806Swdenk * (C) Copyright 2001 8fe8c2806Swdenk * Wolfgang Denk, DENX Software Engineering, wd@denx.de. 9fe8c2806Swdenk * 101a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 11fe8c2806Swdenk */ 12fe8c2806Swdenk 13fe8c2806Swdenk #ifndef _LCD_H_ 14fe8c2806Swdenk #define _LCD_H_ 15fe8c2806Swdenk 168655b6f8Swdenk extern char lcd_is_enabled; 178655b6f8Swdenk 188655b6f8Swdenk extern int lcd_line_length; 198655b6f8Swdenk 206111722aSAlessandro Rubini extern struct vidinfo panel_info; 216111722aSAlessandro Rubini 226b035141SJeroen Hofstee void lcd_ctrl_init(void *lcdbase); 236b035141SJeroen Hofstee void lcd_enable(void); 246111722aSAlessandro Rubini 256111722aSAlessandro Rubini /* setcolreg used in 8bpp/16bpp; initcolregs used in monochrome */ 266b035141SJeroen Hofstee void lcd_setcolreg(ushort regno, ushort red, ushort green, ushort blue); 276b035141SJeroen Hofstee void lcd_initcolregs(void); 286111722aSAlessandro Rubini 296b035141SJeroen Hofstee int lcd_getfgcolor(void); 306111722aSAlessandro Rubini 316111722aSAlessandro Rubini /* gunzip_bmp used if CONFIG_VIDEO_BMP_GZIP */ 32f7ef9d61SPiotr Wilczek struct bmp_image *gunzip_bmp(unsigned long addr, unsigned long *lenp, 33f7ef9d61SPiotr Wilczek void **alloc_addr); 346b035141SJeroen Hofstee int bmp_display(ulong addr, int x, int y); 358655b6f8Swdenk 369a8efc46SSimon Glass /** 379a8efc46SSimon Glass * Set whether we need to flush the dcache when changing the LCD image. This 389a8efc46SSimon Glass * defaults to off. 399a8efc46SSimon Glass * 409a8efc46SSimon Glass * @param flush non-zero to flush cache after update, 0 to skip 419a8efc46SSimon Glass */ 429a8efc46SSimon Glass void lcd_set_flush_dcache(int flush); 439a8efc46SSimon Glass 448655b6f8Swdenk #if defined CONFIG_MPC823 458655b6f8Swdenk /* 468655b6f8Swdenk * LCD controller stucture for MPC823 CPU 478655b6f8Swdenk */ 488655b6f8Swdenk typedef struct vidinfo { 498655b6f8Swdenk ushort vl_col; /* Number of columns (i.e. 640) */ 508655b6f8Swdenk ushort vl_row; /* Number of rows (i.e. 480) */ 518655b6f8Swdenk ushort vl_width; /* Width of display area in millimeters */ 528655b6f8Swdenk ushort vl_height; /* Height of display area in millimeters */ 538655b6f8Swdenk 548655b6f8Swdenk /* LCD configuration register */ 558655b6f8Swdenk u_char vl_clkp; /* Clock polarity */ 568655b6f8Swdenk u_char vl_oep; /* Output Enable polarity */ 578655b6f8Swdenk u_char vl_hsp; /* Horizontal Sync polarity */ 588655b6f8Swdenk u_char vl_vsp; /* Vertical Sync polarity */ 598655b6f8Swdenk u_char vl_dp; /* Data polarity */ 608655b6f8Swdenk u_char vl_bpix; /* Bits per pixel, 0 = 1, 1 = 2, 2 = 4, 3 = 8 */ 618655b6f8Swdenk u_char vl_lbw; /* LCD Bus width, 0 = 4, 1 = 8 */ 628655b6f8Swdenk u_char vl_splt; /* Split display, 0 = single-scan, 1 = dual-scan */ 638655b6f8Swdenk u_char vl_clor; /* Color, 0 = mono, 1 = color */ 648655b6f8Swdenk u_char vl_tft; /* 0 = passive, 1 = TFT */ 658655b6f8Swdenk 668655b6f8Swdenk /* Horizontal control register. Timing from data sheet */ 678655b6f8Swdenk ushort vl_wbl; /* Wait between lines */ 688655b6f8Swdenk 698655b6f8Swdenk /* Vertical control register */ 708655b6f8Swdenk u_char vl_vpw; /* Vertical sync pulse width */ 718655b6f8Swdenk u_char vl_lcdac; /* LCD AC timing */ 728655b6f8Swdenk u_char vl_wbf; /* Wait between frames */ 738655b6f8Swdenk } vidinfo_t; 748655b6f8Swdenk 75abc20abaSMarek Vasut #elif defined(CONFIG_CPU_PXA25X) || defined(CONFIG_CPU_PXA27X) || \ 76abc20abaSMarek Vasut defined CONFIG_CPU_MONAHANS 778655b6f8Swdenk /* 788655b6f8Swdenk * PXA LCD DMA descriptor 798655b6f8Swdenk */ 808655b6f8Swdenk struct pxafb_dma_descriptor { 818655b6f8Swdenk u_long fdadr; /* Frame descriptor address register */ 828655b6f8Swdenk u_long fsadr; /* Frame source address register */ 838655b6f8Swdenk u_long fidr; /* Frame ID register */ 848655b6f8Swdenk u_long ldcmd; /* Command register */ 858655b6f8Swdenk }; 868655b6f8Swdenk 878655b6f8Swdenk /* 888655b6f8Swdenk * PXA LCD info 898655b6f8Swdenk */ 908655b6f8Swdenk struct pxafb_info { 918655b6f8Swdenk 928655b6f8Swdenk /* Misc registers */ 938655b6f8Swdenk u_long reg_lccr3; 948655b6f8Swdenk u_long reg_lccr2; 958655b6f8Swdenk u_long reg_lccr1; 968655b6f8Swdenk u_long reg_lccr0; 978655b6f8Swdenk u_long fdadr0; 988655b6f8Swdenk u_long fdadr1; 998655b6f8Swdenk 1008655b6f8Swdenk /* DMA descriptors */ 1018655b6f8Swdenk struct pxafb_dma_descriptor * dmadesc_fblow; 1028655b6f8Swdenk struct pxafb_dma_descriptor * dmadesc_fbhigh; 1038655b6f8Swdenk struct pxafb_dma_descriptor * dmadesc_palette; 1048655b6f8Swdenk 1058655b6f8Swdenk u_long screen; /* physical address of frame buffer */ 1068655b6f8Swdenk u_long palette; /* physical address of palette memory */ 1078655b6f8Swdenk u_int palette_size; 1088655b6f8Swdenk }; 1098655b6f8Swdenk 1108655b6f8Swdenk /* 1118655b6f8Swdenk * LCD controller stucture for PXA CPU 1128655b6f8Swdenk */ 1138655b6f8Swdenk typedef struct vidinfo { 1148655b6f8Swdenk ushort vl_col; /* Number of columns (i.e. 640) */ 1158655b6f8Swdenk ushort vl_row; /* Number of rows (i.e. 480) */ 1168655b6f8Swdenk ushort vl_width; /* Width of display area in millimeters */ 1178655b6f8Swdenk ushort vl_height; /* Height of display area in millimeters */ 1188655b6f8Swdenk 1198655b6f8Swdenk /* LCD configuration register */ 1208655b6f8Swdenk u_char vl_clkp; /* Clock polarity */ 1218655b6f8Swdenk u_char vl_oep; /* Output Enable polarity */ 1228655b6f8Swdenk u_char vl_hsp; /* Horizontal Sync polarity */ 1238655b6f8Swdenk u_char vl_vsp; /* Vertical Sync polarity */ 1248655b6f8Swdenk u_char vl_dp; /* Data polarity */ 1258655b6f8Swdenk u_char vl_bpix; /* Bits per pixel, 0 = 1, 1 = 2, 2 = 4, 3 = 8, 4 = 16 */ 1268655b6f8Swdenk u_char vl_lbw; /* LCD Bus width, 0 = 4, 1 = 8 */ 1278655b6f8Swdenk u_char vl_splt; /* Split display, 0 = single-scan, 1 = dual-scan */ 1288655b6f8Swdenk u_char vl_clor; /* Color, 0 = mono, 1 = color */ 1298655b6f8Swdenk u_char vl_tft; /* 0 = passive, 1 = TFT */ 1308655b6f8Swdenk 1318655b6f8Swdenk /* Horizontal control register. Timing from data sheet */ 1328655b6f8Swdenk ushort vl_hpw; /* Horz sync pulse width */ 1338655b6f8Swdenk u_char vl_blw; /* Wait before of line */ 1348655b6f8Swdenk u_char vl_elw; /* Wait end of line */ 1358655b6f8Swdenk 1368655b6f8Swdenk /* Vertical control register. */ 1378655b6f8Swdenk u_char vl_vpw; /* Vertical sync pulse width */ 1388655b6f8Swdenk u_char vl_bfw; /* Wait before of frame */ 1398655b6f8Swdenk u_char vl_efw; /* Wait end of frame */ 1408655b6f8Swdenk 1418655b6f8Swdenk /* PXA LCD controller params */ 1428655b6f8Swdenk struct pxafb_info pxa; 1438655b6f8Swdenk } vidinfo_t; 1448655b6f8Swdenk 145f6b690e6SBo Shen #elif defined(CONFIG_ATMEL_LCD) || defined(CONFIG_ATMEL_HLCD) 14639cf4804SStelian Pop 14739cf4804SStelian Pop typedef struct vidinfo { 14878459123SMarek Vasut ushort vl_col; /* Number of columns (i.e. 640) */ 14978459123SMarek Vasut ushort vl_row; /* Number of rows (i.e. 480) */ 15039cf4804SStelian Pop u_long vl_clk; /* pixel clock in ps */ 15139cf4804SStelian Pop 15239cf4804SStelian Pop /* LCD configuration register */ 15339cf4804SStelian Pop u_long vl_sync; /* Horizontal / vertical sync */ 15439cf4804SStelian Pop u_long vl_bpix; /* Bits per pixel, 0 = 1, 1 = 2, 2 = 4, 3 = 8, 4 = 16 */ 15539cf4804SStelian Pop u_long vl_tft; /* 0 = passive, 1 = TFT */ 156cdfcedbfSAlexander Stein u_long vl_cont_pol_low; /* contrast polarity is low */ 157f6b690e6SBo Shen u_long vl_clk_pol; /* clock polarity */ 15839cf4804SStelian Pop 15939cf4804SStelian Pop /* Horizontal control register. */ 16039cf4804SStelian Pop u_long vl_hsync_len; /* Length of horizontal sync */ 16139cf4804SStelian Pop u_long vl_left_margin; /* Time from sync to picture */ 16239cf4804SStelian Pop u_long vl_right_margin; /* Time from picture to sync */ 16339cf4804SStelian Pop 16439cf4804SStelian Pop /* Vertical control register. */ 16539cf4804SStelian Pop u_long vl_vsync_len; /* Length of vertical sync */ 16639cf4804SStelian Pop u_long vl_upper_margin; /* Time from sync to picture */ 16739cf4804SStelian Pop u_long vl_lower_margin; /* Time from picture to sync */ 16839cf4804SStelian Pop 16939cf4804SStelian Pop u_long mmio; /* Memory mapped registers */ 17039cf4804SStelian Pop } vidinfo_t; 17139cf4804SStelian Pop 172559a05ccSDonghwa Lee #elif defined(CONFIG_EXYNOS_FB) 173559a05ccSDonghwa Lee 174559a05ccSDonghwa Lee enum { 175559a05ccSDonghwa Lee FIMD_RGB_INTERFACE = 1, 176559a05ccSDonghwa Lee FIMD_CPU_INTERFACE = 2, 177559a05ccSDonghwa Lee }; 178559a05ccSDonghwa Lee 17990464971SDonghwa Lee enum exynos_fb_rgb_mode_t { 18090464971SDonghwa Lee MODE_RGB_P = 0, 18190464971SDonghwa Lee MODE_BGR_P = 1, 18290464971SDonghwa Lee MODE_RGB_S = 2, 18390464971SDonghwa Lee MODE_BGR_S = 3, 18490464971SDonghwa Lee }; 18590464971SDonghwa Lee 186559a05ccSDonghwa Lee typedef struct vidinfo { 187559a05ccSDonghwa Lee ushort vl_col; /* Number of columns (i.e. 640) */ 188559a05ccSDonghwa Lee ushort vl_row; /* Number of rows (i.e. 480) */ 189559a05ccSDonghwa Lee ushort vl_width; /* Width of display area in millimeters */ 190559a05ccSDonghwa Lee ushort vl_height; /* Height of display area in millimeters */ 191559a05ccSDonghwa Lee 192559a05ccSDonghwa Lee /* LCD configuration register */ 193559a05ccSDonghwa Lee u_char vl_freq; /* Frequency */ 194559a05ccSDonghwa Lee u_char vl_clkp; /* Clock polarity */ 195559a05ccSDonghwa Lee u_char vl_oep; /* Output Enable polarity */ 196559a05ccSDonghwa Lee u_char vl_hsp; /* Horizontal Sync polarity */ 197559a05ccSDonghwa Lee u_char vl_vsp; /* Vertical Sync polarity */ 198559a05ccSDonghwa Lee u_char vl_dp; /* Data polarity */ 199559a05ccSDonghwa Lee u_char vl_bpix; /* Bits per pixel */ 200559a05ccSDonghwa Lee 201559a05ccSDonghwa Lee /* Horizontal control register. Timing from data sheet */ 202559a05ccSDonghwa Lee u_char vl_hspw; /* Horz sync pulse width */ 203559a05ccSDonghwa Lee u_char vl_hfpd; /* Wait before of line */ 204559a05ccSDonghwa Lee u_char vl_hbpd; /* Wait end of line */ 205559a05ccSDonghwa Lee 206559a05ccSDonghwa Lee /* Vertical control register. */ 207559a05ccSDonghwa Lee u_char vl_vspw; /* Vertical sync pulse width */ 208559a05ccSDonghwa Lee u_char vl_vfpd; /* Wait before of frame */ 209559a05ccSDonghwa Lee u_char vl_vbpd; /* Wait end of frame */ 210559a05ccSDonghwa Lee u_char vl_cmd_allow_len; /* Wait end of frame */ 211559a05ccSDonghwa Lee 212559a05ccSDonghwa Lee unsigned int win_id; 213559a05ccSDonghwa Lee unsigned int init_delay; 214559a05ccSDonghwa Lee unsigned int power_on_delay; 215559a05ccSDonghwa Lee unsigned int reset_delay; 216559a05ccSDonghwa Lee unsigned int interface_mode; 217559a05ccSDonghwa Lee unsigned int mipi_enabled; 2185addfcfcSDonghwa Lee unsigned int dp_enabled; 219559a05ccSDonghwa Lee unsigned int cs_setup; 220559a05ccSDonghwa Lee unsigned int wr_setup; 221559a05ccSDonghwa Lee unsigned int wr_act; 222559a05ccSDonghwa Lee unsigned int wr_hold; 22390464971SDonghwa Lee unsigned int logo_on; 22490464971SDonghwa Lee unsigned int logo_width; 22590464971SDonghwa Lee unsigned int logo_height; 226903afe18SPrzemyslaw Marczak int logo_x_offset; 227903afe18SPrzemyslaw Marczak int logo_y_offset; 22890464971SDonghwa Lee unsigned long logo_addr; 22990464971SDonghwa Lee unsigned int rgb_mode; 23090464971SDonghwa Lee unsigned int resolution; 231559a05ccSDonghwa Lee 232559a05ccSDonghwa Lee /* parent clock name(MPLL, EPLL or VPLL) */ 233559a05ccSDonghwa Lee unsigned int pclk_name; 234559a05ccSDonghwa Lee /* ratio value for source clock from parent clock. */ 235559a05ccSDonghwa Lee unsigned int sclk_div; 236559a05ccSDonghwa Lee 237559a05ccSDonghwa Lee unsigned int dual_lcd_enabled; 238559a05ccSDonghwa Lee } vidinfo_t; 239559a05ccSDonghwa Lee 240559a05ccSDonghwa Lee void init_panel_info(vidinfo_t *vid); 241559a05ccSDonghwa Lee 242b245e65eSGuennadi Liakhovetski #else 243b245e65eSGuennadi Liakhovetski 244b245e65eSGuennadi Liakhovetski typedef struct vidinfo { 245b245e65eSGuennadi Liakhovetski ushort vl_col; /* Number of columns (i.e. 160) */ 246b245e65eSGuennadi Liakhovetski ushort vl_row; /* Number of rows (i.e. 100) */ 247b245e65eSGuennadi Liakhovetski 248b245e65eSGuennadi Liakhovetski u_char vl_bpix; /* Bits per pixel, 0 = 1 */ 249b245e65eSGuennadi Liakhovetski 250b245e65eSGuennadi Liakhovetski ushort *cmap; /* Pointer to the colormap */ 251b245e65eSGuennadi Liakhovetski 252b245e65eSGuennadi Liakhovetski void *priv; /* Pointer to driver-specific data */ 253b245e65eSGuennadi Liakhovetski } vidinfo_t; 254b245e65eSGuennadi Liakhovetski 255abc20abaSMarek Vasut #endif /* CONFIG_MPC823, CONFIG_CPU_PXA25X, CONFIG_MCC200, CONFIG_ATMEL_LCD */ 2568655b6f8Swdenk 25760e97419SAlessandro Rubini extern vidinfo_t panel_info; 25860e97419SAlessandro Rubini 2598655b6f8Swdenk /* Video functions */ 2608655b6f8Swdenk 261fe8c2806Swdenk void lcd_putc(const char c); 262fe8c2806Swdenk void lcd_puts(const char *s); 263fe8c2806Swdenk void lcd_printf(const char *fmt, ...); 26402110903SChe-Liang Chiou void lcd_clear(void); 26502110903SChe-Liang Chiou int lcd_display_bitmap(ulong bmp_image, int x, int y); 266fe8c2806Swdenk 267395166cfSVadim Bendebury /** 268395166cfSVadim Bendebury * Get the width of the LCD in pixels 269395166cfSVadim Bendebury * 270395166cfSVadim Bendebury * @return width of LCD in pixels 271395166cfSVadim Bendebury */ 272395166cfSVadim Bendebury int lcd_get_pixel_width(void); 273395166cfSVadim Bendebury 274395166cfSVadim Bendebury /** 275395166cfSVadim Bendebury * Get the height of the LCD in pixels 276395166cfSVadim Bendebury * 277395166cfSVadim Bendebury * @return height of LCD in pixels 278395166cfSVadim Bendebury */ 279395166cfSVadim Bendebury int lcd_get_pixel_height(void); 280395166cfSVadim Bendebury 281395166cfSVadim Bendebury /** 282395166cfSVadim Bendebury * Get the number of text lines/rows on the LCD 283395166cfSVadim Bendebury * 284395166cfSVadim Bendebury * @return number of rows 285395166cfSVadim Bendebury */ 286395166cfSVadim Bendebury int lcd_get_screen_rows(void); 287395166cfSVadim Bendebury 288395166cfSVadim Bendebury /** 289395166cfSVadim Bendebury * Get the number of text columns on the LCD 290395166cfSVadim Bendebury * 291395166cfSVadim Bendebury * @return number of columns 292395166cfSVadim Bendebury */ 293395166cfSVadim Bendebury int lcd_get_screen_columns(void); 294395166cfSVadim Bendebury 295395166cfSVadim Bendebury /** 296395166cfSVadim Bendebury * Set the position of the text cursor 297395166cfSVadim Bendebury * 298395166cfSVadim Bendebury * @param col Column to place cursor (0 = left side) 299395166cfSVadim Bendebury * @param row Row to place cursor (0 = top line) 300395166cfSVadim Bendebury */ 301395166cfSVadim Bendebury void lcd_position_cursor(unsigned col, unsigned row); 302395166cfSVadim Bendebury 3036b59e03eSHaavard Skinnemoen /* Allow boards to customize the information displayed */ 3046b59e03eSHaavard Skinnemoen void lcd_show_board_info(void); 3058655b6f8Swdenk 306676d319eSSimon Glass /* Return the size of the LCD frame buffer, and the line length */ 307676d319eSSimon Glass int lcd_get_size(int *line_length); 308676d319eSSimon Glass 3096a195d2dSStephen Warren int lcd_dt_simplefb_add_node(void *blob); 3106a195d2dSStephen Warren int lcd_dt_simplefb_enable_existing_node(void *blob); 3116a195d2dSStephen Warren 3127d95f2a3SSimon Glass /* Update the LCD / flush the cache */ 3137d95f2a3SSimon Glass void lcd_sync(void); 3147d95f2a3SSimon Glass 3158655b6f8Swdenk /************************************************************************/ 3168655b6f8Swdenk /* ** BITMAP DISPLAY SUPPORT */ 3178655b6f8Swdenk /************************************************************************/ 318639221c7SJon Loeliger #if defined(CONFIG_CMD_BMP) || defined(CONFIG_SPLASH_SCREEN) 3198655b6f8Swdenk # include <bmp_layout.h> 3208655b6f8Swdenk # include <asm/byteorder.h> 321639221c7SJon Loeliger #endif 3228655b6f8Swdenk 3238655b6f8Swdenk /* 3248655b6f8Swdenk * Information about displays we are using. This is for configuring 3258655b6f8Swdenk * the LCD controller and memory allocation. Someone has to know what 3268655b6f8Swdenk * is connected, as we can't autodetect anything. 3278655b6f8Swdenk */ 3286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HIGH 0 /* Pins are active high */ 3296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOW 1 /* Pins are active low */ 3308655b6f8Swdenk 3318655b6f8Swdenk #define LCD_MONOCHROME 0 3328655b6f8Swdenk #define LCD_COLOR2 1 3338655b6f8Swdenk #define LCD_COLOR4 2 3348655b6f8Swdenk #define LCD_COLOR8 3 3358655b6f8Swdenk #define LCD_COLOR16 4 336*57d76a89SHannes Petermaier #define LCD_COLOR32 5 3378655b6f8Swdenk /*----------------------------------------------------------------------*/ 33888804d19Swdenk #if defined(CONFIG_LCD_INFO_BELOW_LOGO) 3398655b6f8Swdenk # define LCD_INFO_X 0 3408655b6f8Swdenk # define LCD_INFO_Y (BMP_LOGO_HEIGHT + VIDEO_FONT_HEIGHT) 3418655b6f8Swdenk #elif defined(CONFIG_LCD_LOGO) 3428655b6f8Swdenk # define LCD_INFO_X (BMP_LOGO_WIDTH + 4 * VIDEO_FONT_WIDTH) 3436b035141SJeroen Hofstee # define LCD_INFO_Y VIDEO_FONT_HEIGHT 3448655b6f8Swdenk #else 3456b035141SJeroen Hofstee # define LCD_INFO_X VIDEO_FONT_WIDTH 3466b035141SJeroen Hofstee # define LCD_INFO_Y VIDEO_FONT_HEIGHT 3478655b6f8Swdenk #endif 3488655b6f8Swdenk 3498655b6f8Swdenk /* Default to 8bpp if bit depth not specified */ 3508655b6f8Swdenk #ifndef LCD_BPP 3518655b6f8Swdenk # define LCD_BPP LCD_COLOR8 3528655b6f8Swdenk #endif 3538655b6f8Swdenk #ifndef LCD_DF 3548655b6f8Swdenk # define LCD_DF 1 3558655b6f8Swdenk #endif 3568655b6f8Swdenk 3578655b6f8Swdenk /* Calculate nr. of bits per pixel and nr. of colors */ 3588655b6f8Swdenk #define NBITS(bit_code) (1 << (bit_code)) 3598655b6f8Swdenk #define NCOLORS(bit_code) (1 << NBITS(bit_code)) 3608655b6f8Swdenk 3618655b6f8Swdenk /************************************************************************/ 3628655b6f8Swdenk /* ** CONSOLE CONSTANTS */ 3638655b6f8Swdenk /************************************************************************/ 3648655b6f8Swdenk #if LCD_BPP == LCD_MONOCHROME 3658655b6f8Swdenk 3668655b6f8Swdenk /* 3678655b6f8Swdenk * Simple black/white definitions 3688655b6f8Swdenk */ 3698655b6f8Swdenk # define CONSOLE_COLOR_BLACK 0 3708655b6f8Swdenk # define CONSOLE_COLOR_WHITE 1 /* Must remain last / highest */ 3718655b6f8Swdenk 3728655b6f8Swdenk #elif LCD_BPP == LCD_COLOR8 3738655b6f8Swdenk 3748655b6f8Swdenk /* 3758655b6f8Swdenk * 8bpp color definitions 3768655b6f8Swdenk */ 3778655b6f8Swdenk # define CONSOLE_COLOR_BLACK 0 3788655b6f8Swdenk # define CONSOLE_COLOR_RED 1 3798655b6f8Swdenk # define CONSOLE_COLOR_GREEN 2 3808655b6f8Swdenk # define CONSOLE_COLOR_YELLOW 3 3818655b6f8Swdenk # define CONSOLE_COLOR_BLUE 4 3828655b6f8Swdenk # define CONSOLE_COLOR_MAGENTA 5 3838655b6f8Swdenk # define CONSOLE_COLOR_CYAN 6 3848655b6f8Swdenk # define CONSOLE_COLOR_GREY 14 3858655b6f8Swdenk # define CONSOLE_COLOR_WHITE 15 /* Must remain last / highest */ 3868655b6f8Swdenk 387*57d76a89SHannes Petermaier #elif LCD_BPP == LCD_COLOR32 388*57d76a89SHannes Petermaier /* 389*57d76a89SHannes Petermaier * 32bpp color definitions 390*57d76a89SHannes Petermaier */ 391*57d76a89SHannes Petermaier # define CONSOLE_COLOR_RED 0x00ff0000 392*57d76a89SHannes Petermaier # define CONSOLE_COLOR_GREEN 0x0000ff00 393*57d76a89SHannes Petermaier # define CONSOLE_COLOR_YELLOW 0x00ffff00 394*57d76a89SHannes Petermaier # define CONSOLE_COLOR_BLUE 0x000000ff 395*57d76a89SHannes Petermaier # define CONSOLE_COLOR_MAGENTA 0x00ff00ff 396*57d76a89SHannes Petermaier # define CONSOLE_COLOR_CYAN 0x0000ffff 397*57d76a89SHannes Petermaier # define CONSOLE_COLOR_GREY 0x00aaaaaa 398*57d76a89SHannes Petermaier # define CONSOLE_COLOR_BLACK 0x00000000 399*57d76a89SHannes Petermaier # define CONSOLE_COLOR_WHITE 0x00ffffff /* Must remain last / highest*/ 400*57d76a89SHannes Petermaier # define NBYTES(bit_code) (NBITS(bit_code) >> 3) 401*57d76a89SHannes Petermaier 4028655b6f8Swdenk #else 4038655b6f8Swdenk 4048655b6f8Swdenk /* 4058655b6f8Swdenk * 16bpp color definitions 4068655b6f8Swdenk */ 4078655b6f8Swdenk # define CONSOLE_COLOR_BLACK 0x0000 4088655b6f8Swdenk # define CONSOLE_COLOR_WHITE 0xffff /* Must remain last / highest */ 4098655b6f8Swdenk 4108655b6f8Swdenk #endif /* color definitions */ 4118655b6f8Swdenk 4128655b6f8Swdenk /************************************************************************/ 4138655b6f8Swdenk #ifndef PAGE_SIZE 4148655b6f8Swdenk # define PAGE_SIZE 4096 4158655b6f8Swdenk #endif 4168655b6f8Swdenk 4178655b6f8Swdenk /************************************************************************/ 4188655b6f8Swdenk 4198655b6f8Swdenk #endif /* _LCD_H_ */ 420