xref: /rk3399_rockchip-uboot/include/lattice.h (revision fb2d6efbf298db3660a2130074b8b20a0ff26efd)
13b8ac464SStefano Babic /*
23b8ac464SStefano Babic  * Porting to U-Boot:
33b8ac464SStefano Babic  *
43b8ac464SStefano Babic  * (C) Copyright 2010
53b8ac464SStefano Babic  * Stefano Babic, DENX Software Engineering, sbabic@denx.de.
63b8ac464SStefano Babic  *
73b8ac464SStefano Babic  * Lattice's ispVME Embedded Tool to load Lattice's FPGA:
83b8ac464SStefano Babic  *
93b8ac464SStefano Babic  * Lattice Semiconductor Corp. Copyright 2009
103b8ac464SStefano Babic  *
113b8ac464SStefano Babic  * See file CREDITS for list of people who contributed to this
123b8ac464SStefano Babic  * project.
133b8ac464SStefano Babic  *
143b8ac464SStefano Babic  * This program is free software; you can redistribute it and/or
153b8ac464SStefano Babic  * modify it under the terms of the GNU General Public License as
163b8ac464SStefano Babic  * published by the Free Software Foundation; either version 2 of
173b8ac464SStefano Babic  * the License, or (at your option) any later version.
183b8ac464SStefano Babic  *
193b8ac464SStefano Babic  * This program is distributed in the hope that it will be useful,
203b8ac464SStefano Babic  * but WITHOUT ANY WARRANTY; without even the implied warranty of
213b8ac464SStefano Babic  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
223b8ac464SStefano Babic  * GNU General Public License for more details.
233b8ac464SStefano Babic  *
243b8ac464SStefano Babic  * You should have received a copy of the GNU General Public License
253b8ac464SStefano Babic  * along with this program; if not, write to the Free Software
263b8ac464SStefano Babic  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
273b8ac464SStefano Babic  * MA 02111-1307 USA
283b8ac464SStefano Babic  *
293b8ac464SStefano Babic  */
303b8ac464SStefano Babic 
313b8ac464SStefano Babic #ifndef _VME_OPCODE_H
323b8ac464SStefano Babic #define _VME_OPCODE_H
333b8ac464SStefano Babic 
343b8ac464SStefano Babic #define VME_VERSION_NUMBER "12.1"
353b8ac464SStefano Babic 
363b8ac464SStefano Babic /* Maximum declarations. */
373b8ac464SStefano Babic 
383b8ac464SStefano Babic #define VMEHEXMAX	60000L	/* The hex file is split 60K per file. */
393b8ac464SStefano Babic #define SCANMAX		64000L	/* The maximum SDR/SIR burst. */
403b8ac464SStefano Babic 
413b8ac464SStefano Babic /*
423b8ac464SStefano Babic  *
433b8ac464SStefano Babic  * Supported JTAG state transitions.
443b8ac464SStefano Babic  *
453b8ac464SStefano Babic  */
463b8ac464SStefano Babic 
473b8ac464SStefano Babic #define RESET		0x00
483b8ac464SStefano Babic #define IDLE		0x01
493b8ac464SStefano Babic #define IRPAUSE		0x02
503b8ac464SStefano Babic #define DRPAUSE		0x03
513b8ac464SStefano Babic #define SHIFTIR		0x04
523b8ac464SStefano Babic #define SHIFTDR		0x05
533b8ac464SStefano Babic /* 11/15/05 Nguyen changed to support DRCAPTURE*/
543b8ac464SStefano Babic #define DRCAPTURE	0x06
553b8ac464SStefano Babic 
563b8ac464SStefano Babic /*
573b8ac464SStefano Babic  * Flow control register bit definitions.  A set bit indicates
583b8ac464SStefano Babic  * that the register currently exhibits the corresponding mode.
593b8ac464SStefano Babic  */
603b8ac464SStefano Babic 
613b8ac464SStefano Babic #define INTEL_PRGM	0x0001	/* Intelligent programming is in effect. */
623b8ac464SStefano Babic #define CASCADE		0x0002	/* Currently splitting large SDR. */
633b8ac464SStefano Babic #define REPEATLOOP	0x0008	/* Currently executing a repeat loop. */
643b8ac464SStefano Babic #define SHIFTRIGHT	0x0080	/* The next data stream needs a right shift. */
653b8ac464SStefano Babic #define SHIFTLEFT	0x0100	/* The next data stream needs a left shift. */
663b8ac464SStefano Babic #define VERIFYUES	0x0200	/* Continue if fail is in effect. */
673b8ac464SStefano Babic 
683b8ac464SStefano Babic /*
693b8ac464SStefano Babic  * DataType register bit definitions.  A set bit indicates
703b8ac464SStefano Babic  * that the register currently holds the corresponding type of data.
713b8ac464SStefano Babic  */
723b8ac464SStefano Babic 
733b8ac464SStefano Babic #define EXPRESS		0x0001    /* Simultaneous program and verify. */
743b8ac464SStefano Babic #define SIR_DATA	0x0002    /* SIR is the active SVF command. */
753b8ac464SStefano Babic #define SDR_DATA	0x0004    /* SDR is the active SVF command. */
763b8ac464SStefano Babic #define COMPRESS	0x0008    /* Data is compressed. */
773b8ac464SStefano Babic #define TDI_DATA	0x0010    /* TDI data is present. */
783b8ac464SStefano Babic #define TDO_DATA	0x0020    /* TDO data is present. */
793b8ac464SStefano Babic #define MASK_DATA	0x0040    /* MASK data is present. */
803b8ac464SStefano Babic #define HEAP_IN		0x0080    /* Data is from the heap. */
813b8ac464SStefano Babic #define LHEAP_IN	0x0200    /* Data is from intel data buffer. */
823b8ac464SStefano Babic #define VARIABLE	0x0400    /* Data is from a declared variable. */
833b8ac464SStefano Babic #define CRC_DATA	0x0800	 /* CRC data is pressent. */
843b8ac464SStefano Babic #define CMASK_DATA	0x1000    /* CMASK data is pressent. */
853b8ac464SStefano Babic #define RMASK_DATA	0x2000	 /* RMASK data is pressent. */
863b8ac464SStefano Babic #define READ_DATA	0x4000    /* READ data is pressent. */
873b8ac464SStefano Babic #define DMASK_DATA	0x8000	 /* DMASK data is pressent. */
883b8ac464SStefano Babic 
893b8ac464SStefano Babic /*
903b8ac464SStefano Babic  *
913b8ac464SStefano Babic  * Pin opcodes.
923b8ac464SStefano Babic  *
933b8ac464SStefano Babic  */
943b8ac464SStefano Babic 
953b8ac464SStefano Babic #define signalENABLE	0x1C    /* ispENABLE pin. */
963b8ac464SStefano Babic #define signalTMS	0x1D    /* TMS pin. */
973b8ac464SStefano Babic #define signalTCK	0x1E    /* TCK pin. */
983b8ac464SStefano Babic #define signalTDI	0x1F    /* TDI pin. */
993b8ac464SStefano Babic #define signalTRST	0x20    /* TRST pin. */
1003b8ac464SStefano Babic 
1013b8ac464SStefano Babic /*
1023b8ac464SStefano Babic  *
1033b8ac464SStefano Babic  * Supported vendors.
1043b8ac464SStefano Babic  *
1053b8ac464SStefano Babic  */
1063b8ac464SStefano Babic 
1073b8ac464SStefano Babic #define VENDOR		0x56
1083b8ac464SStefano Babic #define LATTICE		0x01
1093b8ac464SStefano Babic #define ALTERA		0x02
1103b8ac464SStefano Babic #define XILINX		0x03
1113b8ac464SStefano Babic 
1123b8ac464SStefano Babic /*
1133b8ac464SStefano Babic  * Opcode definitions.
1143b8ac464SStefano Babic  *
1153b8ac464SStefano Babic  * Note: opcodes must be unique.
1163b8ac464SStefano Babic  */
1173b8ac464SStefano Babic 
1183b8ac464SStefano Babic #define ENDDATA		0x00	/* The end of the current SDR data stream. */
1193b8ac464SStefano Babic #define RUNTEST		0x01	/* The duration to stay at the stable state. */
1203b8ac464SStefano Babic #define ENDDR		0x02	/* The stable state after SDR. */
1213b8ac464SStefano Babic #define ENDIR		0x03	/* The stable state after SIR. */
1223b8ac464SStefano Babic #define ENDSTATE	0x04	/* The stable state after RUNTEST. */
1233b8ac464SStefano Babic #define TRST		0x05	/* Assert the TRST pin. */
1243b8ac464SStefano Babic #define HIR		0x06	/*
1253b8ac464SStefano Babic 				 * The sum of the IR bits of the
1263b8ac464SStefano Babic 				 * leading devices.
1273b8ac464SStefano Babic 				 */
1283b8ac464SStefano Babic #define TIR		0x07	/*
1293b8ac464SStefano Babic 				 * The sum of the IR bits of the trailing
1303b8ac464SStefano Babic 				 * devices.
1313b8ac464SStefano Babic 				 */
1323b8ac464SStefano Babic #define HDR		0x08	/* The number of leading devices. */
1333b8ac464SStefano Babic #define TDR		0x09	/* The number of trailing devices. */
1343b8ac464SStefano Babic #define ispEN		0x0A	/* Assert the ispEN pin. */
1353b8ac464SStefano Babic #define FREQUENCY	0x0B	/*
1363b8ac464SStefano Babic 				 * The maximum clock rate to run the JTAG state
1373b8ac464SStefano Babic 				 * machine.
1383b8ac464SStefano Babic 				 */
1393b8ac464SStefano Babic #define STATE		0x10	/* Move to the next stable state. */
1403b8ac464SStefano Babic #define SIR		0x11	/* The instruction stream follows. */
1413b8ac464SStefano Babic #define SDR		0x12	/* The data stream follows. */
1423b8ac464SStefano Babic #define TDI		0x13	/* The following data stream feeds into
1433b8ac464SStefano Babic 					the device. */
1443b8ac464SStefano Babic #define TDO		0x14	/*
1453b8ac464SStefano Babic 				 * The following data stream is compared against
1463b8ac464SStefano Babic 				 * the device.
1473b8ac464SStefano Babic 				 */
1483b8ac464SStefano Babic #define MASK		0x15	/* The following data stream is used as mask. */
1493b8ac464SStefano Babic #define XSDR		0x16	/*
1503b8ac464SStefano Babic 				 * The following data stream is for simultaneous
1513b8ac464SStefano Babic 				 * program and verify.
1523b8ac464SStefano Babic 				 */
1533b8ac464SStefano Babic #define XTDI		0x17	/* The following data stream is for shift in
1543b8ac464SStefano Babic 				 * only. It must be stored for the next
1553b8ac464SStefano Babic 				 * XSDR.
1563b8ac464SStefano Babic 				 */
1573b8ac464SStefano Babic #define XTDO		0x18	/*
1583b8ac464SStefano Babic 				 * There is not data stream.  The data stream
1593b8ac464SStefano Babic 				 * was stored from the previous XTDI.
1603b8ac464SStefano Babic 				 */
1613b8ac464SStefano Babic #define MEM		0x19	/*
1623b8ac464SStefano Babic 				 * The maximum memory needed to allocate in
1633b8ac464SStefano Babic 				 * order hold one row of data.
1643b8ac464SStefano Babic 				 */
1653b8ac464SStefano Babic #define WAIT		0x1A	/* The duration of delay to observe. */
1663b8ac464SStefano Babic #define TCK		0x1B	/* The number of TCK pulses. */
1673b8ac464SStefano Babic #define SHR		0x23	/*
1683b8ac464SStefano Babic 				 * Set the flow control register for
1693b8ac464SStefano Babic 				 * right shift
1703b8ac464SStefano Babic 				 */
1713b8ac464SStefano Babic #define SHL		0x24	/*
1723b8ac464SStefano Babic 				 * Set the flow control register for left shift.
1733b8ac464SStefano Babic 				 */
1743b8ac464SStefano Babic #define HEAP		0x32	/* The memory size needed to hold one loop. */
1753b8ac464SStefano Babic #define REPEAT		0x33	/* The beginning of the loop. */
1763b8ac464SStefano Babic #define LEFTPAREN	0x35	/* The beginning of data following the loop. */
1773b8ac464SStefano Babic #define VAR		0x55	/* Plac holder for loop data. */
1783b8ac464SStefano Babic #define SEC		0x1C	/*
1793b8ac464SStefano Babic 				 * The delay time in seconds that must be
1803b8ac464SStefano Babic 				 * observed.
1813b8ac464SStefano Babic 				 */
1823b8ac464SStefano Babic #define SMASK		0x1D	/* The mask for TDI data. */
1833b8ac464SStefano Babic #define MAX_WAIT	0x1E	/* The absolute maximum wait time. */
1843b8ac464SStefano Babic #define ON		0x1F	/* Assert the targeted pin. */
1853b8ac464SStefano Babic #define OFF		0x20	/* Dis-assert the targeted pin. */
1863b8ac464SStefano Babic #define SETFLOW		0x30	/* Change the flow control register. */
1873b8ac464SStefano Babic #define RESETFLOW	0x31	/* Clear the flow control register. */
1883b8ac464SStefano Babic 
1893b8ac464SStefano Babic #define CRC		0x47	/*
1903b8ac464SStefano Babic 				 * The following data stream is used for CRC
1913b8ac464SStefano Babic 				 * calculation.
1923b8ac464SStefano Babic 				 */
1933b8ac464SStefano Babic #define CMASK		0x48	/*
1943b8ac464SStefano Babic 				 * The following data stream is used as mask
1953b8ac464SStefano Babic 				 * for CRC calculation.
1963b8ac464SStefano Babic 				 */
1973b8ac464SStefano Babic #define RMASK		0x49	/*
1983b8ac464SStefano Babic 				 * The following data stream is used as mask
1993b8ac464SStefano Babic 				 * for read and save.
2003b8ac464SStefano Babic 				 */
2013b8ac464SStefano Babic #define READ		0x50	/*
2023b8ac464SStefano Babic 				 * The following data stream is used for read
2033b8ac464SStefano Babic 				 * and save.
2043b8ac464SStefano Babic 				 */
2053b8ac464SStefano Babic #define ENDLOOP		0x59	/* The end of the repeat loop. */
2063b8ac464SStefano Babic #define SECUREHEAP	0x60	/* Used to secure the HEAP opcode. */
2073b8ac464SStefano Babic #define VUES		0x61	/* Support continue if fail. */
2083b8ac464SStefano Babic #define DMASK		0x62	/*
2093b8ac464SStefano Babic 				 * The following data stream is used for dynamic
2103b8ac464SStefano Babic 				 * I/O.
2113b8ac464SStefano Babic 				 */
2123b8ac464SStefano Babic #define COMMENT		0x63	/* Support SVF comments in the VME file. */
2133b8ac464SStefano Babic #define HEADER		0x64	/* Support header in VME file. */
2143b8ac464SStefano Babic #define FILE_CRC	0x65	/* Support crc-protected VME file. */
2153b8ac464SStefano Babic #define LCOUNT		0x66	/* Support intelligent programming. */
2163b8ac464SStefano Babic #define LDELAY		0x67	/* Support intelligent programming. */
2173b8ac464SStefano Babic #define LSDR		0x68	/* Support intelligent programming. */
2183b8ac464SStefano Babic #define LHEAP		0x69	/*
2193b8ac464SStefano Babic 				 * Memory needed to hold intelligent data
2203b8ac464SStefano Babic 				 * buffer
2213b8ac464SStefano Babic 				 */
2223b8ac464SStefano Babic #define CONTINUE	0x70	/* Allow continuation. */
2233b8ac464SStefano Babic #define LVDS		0x71	/* Support LVDS. */
2243b8ac464SStefano Babic #define ENDVME		0x7F	/* End of the VME file. */
2253b8ac464SStefano Babic #define ENDFILE		0xFF	/* End of file. */
2263b8ac464SStefano Babic 
2273b8ac464SStefano Babic /*
2283b8ac464SStefano Babic  *
2293b8ac464SStefano Babic  * ispVM Embedded Return Codes.
2303b8ac464SStefano Babic  *
2313b8ac464SStefano Babic  */
2323b8ac464SStefano Babic 
2333b8ac464SStefano Babic #define VME_VERIFICATION_FAILURE	-1
2343b8ac464SStefano Babic #define VME_FILE_READ_FAILURE		-2
2353b8ac464SStefano Babic #define VME_VERSION_FAILURE		-3
2363b8ac464SStefano Babic #define VME_INVALID_FILE		-4
2373b8ac464SStefano Babic #define VME_ARGUMENT_FAILURE		-5
2383b8ac464SStefano Babic #define VME_CRC_FAILURE			-6
2393b8ac464SStefano Babic 
2403b8ac464SStefano Babic #define g_ucPinTDI	0x01
2413b8ac464SStefano Babic #define g_ucPinTCK	0x02
2423b8ac464SStefano Babic #define g_ucPinTMS	0x04
2433b8ac464SStefano Babic #define g_ucPinENABLE	0x08
2443b8ac464SStefano Babic #define g_ucPinTRST	0x10
2453b8ac464SStefano Babic 
2463b8ac464SStefano Babic /*
2473b8ac464SStefano Babic  *
2483b8ac464SStefano Babic  * Type definitions.
2493b8ac464SStefano Babic  *
2503b8ac464SStefano Babic  */
2513b8ac464SStefano Babic 
2523b8ac464SStefano Babic /* Support LVDS */
2533b8ac464SStefano Babic typedef struct {
2543b8ac464SStefano Babic 	unsigned short usPositiveIndex;
2553b8ac464SStefano Babic 	unsigned short usNegativeIndex;
2563b8ac464SStefano Babic 	unsigned char  ucUpdate;
2573b8ac464SStefano Babic } LVDSPair;
2583b8ac464SStefano Babic 
2593b8ac464SStefano Babic typedef enum {
2603b8ac464SStefano Babic 	min_lattice_iface_type,		/* insert all new types after this */
2613b8ac464SStefano Babic 	lattice_jtag_mode,		/* jtag/tap  */
2623b8ac464SStefano Babic 	max_lattice_iface_type		/* insert all new types before this */
2633b8ac464SStefano Babic } Lattice_iface;
2643b8ac464SStefano Babic 
2653b8ac464SStefano Babic typedef enum {
2663b8ac464SStefano Babic 	min_lattice_type,
2673b8ac464SStefano Babic 	Lattice_XP2,			/* Lattice XP2 Family */
2683b8ac464SStefano Babic 	max_lattice_type		/* insert all new types before this */
2693b8ac464SStefano Babic } Lattice_Family;
2703b8ac464SStefano Babic 
2713b8ac464SStefano Babic typedef struct {
2723b8ac464SStefano Babic 	Lattice_Family	family;	/* part type */
2733b8ac464SStefano Babic 	Lattice_iface	iface;	/* interface type */
2743b8ac464SStefano Babic 	size_t		size;	/* bytes of data part can accept */
2753b8ac464SStefano Babic 	void		*iface_fns; /* interface function table */
2763b8ac464SStefano Babic 	void		*base;	/* base interface address */
2773b8ac464SStefano Babic 	int		cookie;	/* implementation specific cookie */
2783b8ac464SStefano Babic 	char		*desc;	/* description string */
2793b8ac464SStefano Babic } Lattice_desc;			/* end, typedef Altera_desc */
2803b8ac464SStefano Babic 
2813b8ac464SStefano Babic /* Lattice Model Type */
2823b8ac464SStefano Babic #define CONFIG_SYS_XP2		CONFIG_SYS_FPGA_DEV(0x1)
2833b8ac464SStefano Babic 
2843b8ac464SStefano Babic /* Board specific implementation specific function types */
2853b8ac464SStefano Babic typedef void (*Lattice_jtag_init)(void);
2863b8ac464SStefano Babic typedef void (*Lattice_jtag_set_tdi)(int v);
2873b8ac464SStefano Babic typedef void (*Lattice_jtag_set_tms)(int v);
2883b8ac464SStefano Babic typedef void (*Lattice_jtag_set_tck)(int v);
2893b8ac464SStefano Babic typedef int (*Lattice_jtag_get_tdo)(void);
2903b8ac464SStefano Babic 
2913b8ac464SStefano Babic typedef struct {
2923b8ac464SStefano Babic 	Lattice_jtag_init	jtag_init;
2933b8ac464SStefano Babic 	Lattice_jtag_set_tdi	jtag_set_tdi;
2943b8ac464SStefano Babic 	Lattice_jtag_set_tms	jtag_set_tms;
2953b8ac464SStefano Babic 	Lattice_jtag_set_tck	jtag_set_tck;
2963b8ac464SStefano Babic 	Lattice_jtag_get_tdo	jtag_get_tdo;
2973b8ac464SStefano Babic } lattice_board_specific_func;
2983b8ac464SStefano Babic 
2993b8ac464SStefano Babic void writePort(unsigned char pins, unsigned char value);
3003b8ac464SStefano Babic unsigned char readPort(void);
3013b8ac464SStefano Babic void sclock(void);
3023b8ac464SStefano Babic void ispVMDelay(unsigned short int a_usMicroSecondDelay);
3033b8ac464SStefano Babic void calibration(void);
3043b8ac464SStefano Babic 
305*fb2d6efbSWolfgang Denk int lattice_load(Lattice_desc *desc, const void *buf, size_t bsize);
306*fb2d6efbSWolfgang Denk int lattice_dump(Lattice_desc *desc, const void *buf, size_t bsize);
3073b8ac464SStefano Babic int lattice_info(Lattice_desc *desc);
3083b8ac464SStefano Babic 
3093b8ac464SStefano Babic void ispVMStart(void);
3103b8ac464SStefano Babic void ispVMEnd(void);
311c56ded6aSStefano Babic extern void ispVMFreeMem(void);
3123b8ac464SStefano Babic signed char ispVMCode(void);
3133b8ac464SStefano Babic void ispVMDelay(unsigned short int a_usMicroSecondDelay);
3143b8ac464SStefano Babic void ispVMCalculateCRC32(unsigned char a_ucData);
3153b8ac464SStefano Babic unsigned char GetByte(void);
3163b8ac464SStefano Babic void writePort(unsigned char pins, unsigned char value);
3173b8ac464SStefano Babic unsigned char readPort(void);
3183b8ac464SStefano Babic void sclock(void);
3193b8ac464SStefano Babic #endif
320