1511ed5fdSRajeshwari Shinde /* 2511ed5fdSRajeshwari Shinde * Copyright (C) 2012 Samsung Electronics 3511ed5fdSRajeshwari Shinde * R. Chandrasekar <rcsekar@samsung.com> 4511ed5fdSRajeshwari Shinde * 51a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 6511ed5fdSRajeshwari Shinde */ 7511ed5fdSRajeshwari Shinde 8511ed5fdSRajeshwari Shinde #ifndef __I2S_H__ 9511ed5fdSRajeshwari Shinde #define __I2S_H__ 10511ed5fdSRajeshwari Shinde 11511ed5fdSRajeshwari Shinde /* 12511ed5fdSRajeshwari Shinde * DAI hardware audio formats. 13511ed5fdSRajeshwari Shinde * 14511ed5fdSRajeshwari Shinde * Describes the physical PCM data formating and clocking. Add new formats 15511ed5fdSRajeshwari Shinde * to the end. 16511ed5fdSRajeshwari Shinde */ 17511ed5fdSRajeshwari Shinde #define SND_SOC_DAIFMT_I2S 1 /* I2S mode */ 18511ed5fdSRajeshwari Shinde #define SND_SOC_DAIFMT_RIGHT_J 2 /* Right Justified mode */ 19511ed5fdSRajeshwari Shinde #define SND_SOC_DAIFMT_LEFT_J 3 /* Left Justified mode */ 20511ed5fdSRajeshwari Shinde #define SND_SOC_DAIFMT_DSP_A 4 /* L data MSB after FRM LRC */ 21511ed5fdSRajeshwari Shinde #define SND_SOC_DAIFMT_DSP_B 5 /* L data MSB during FRM LRC */ 22511ed5fdSRajeshwari Shinde #define SND_SOC_DAIFMT_AC97 6 /* AC97 */ 23511ed5fdSRajeshwari Shinde #define SND_SOC_DAIFMT_PDM 7 /* Pulse density modulation */ 24511ed5fdSRajeshwari Shinde 25511ed5fdSRajeshwari Shinde /* left and right justified also known as MSB and LSB respectively */ 26511ed5fdSRajeshwari Shinde #define SND_SOC_DAIFMT_MSB SND_SOC_DAIFMT_LEFT_J 27511ed5fdSRajeshwari Shinde #define SND_SOC_DAIFMT_LSB SND_SOC_DAIFMT_RIGHT_J 28511ed5fdSRajeshwari Shinde 29511ed5fdSRajeshwari Shinde /* 30511ed5fdSRajeshwari Shinde * DAI hardware signal inversions. 31511ed5fdSRajeshwari Shinde * 32511ed5fdSRajeshwari Shinde * Specifies whether the DAI can also support inverted clocks for the specified 33511ed5fdSRajeshwari Shinde * format. 34511ed5fdSRajeshwari Shinde */ 35511ed5fdSRajeshwari Shinde #define SND_SOC_DAIFMT_NB_NF (1 << 8) /* normal bit clock + frame */ 36511ed5fdSRajeshwari Shinde #define SND_SOC_DAIFMT_NB_IF (2 << 8) /* normal BCLK + inv FRM */ 37511ed5fdSRajeshwari Shinde #define SND_SOC_DAIFMT_IB_NF (3 << 8) /* invert BCLK + nor FRM */ 38511ed5fdSRajeshwari Shinde #define SND_SOC_DAIFMT_IB_IF (4 << 8) /* invert BCLK + FRM */ 39511ed5fdSRajeshwari Shinde 40511ed5fdSRajeshwari Shinde /* 41511ed5fdSRajeshwari Shinde * DAI hardware clock masters. 42511ed5fdSRajeshwari Shinde * 43511ed5fdSRajeshwari Shinde * This is wrt the codec, the inverse is true for the interface 44511ed5fdSRajeshwari Shinde * i.e. if the codec is clk and FRM master then the interface is 45511ed5fdSRajeshwari Shinde * clk and frame slave. 46511ed5fdSRajeshwari Shinde */ 47511ed5fdSRajeshwari Shinde #define SND_SOC_DAIFMT_CBM_CFM (1 << 12) /* codec clk & FRM master */ 48511ed5fdSRajeshwari Shinde #define SND_SOC_DAIFMT_CBS_CFM (2 << 12) /* codec clk slave & FRM master */ 49511ed5fdSRajeshwari Shinde #define SND_SOC_DAIFMT_CBM_CFS (3 << 12) /* codec clk master & frame slave */ 50511ed5fdSRajeshwari Shinde #define SND_SOC_DAIFMT_CBS_CFS (4 << 12) /* codec clk & FRM slave */ 51511ed5fdSRajeshwari Shinde 52511ed5fdSRajeshwari Shinde #define SND_SOC_DAIFMT_FORMAT_MASK 0x000f 53511ed5fdSRajeshwari Shinde #define SND_SOC_DAIFMT_CLOCK_MASK 0x00f0 54511ed5fdSRajeshwari Shinde #define SND_SOC_DAIFMT_INV_MASK 0x0f00 55511ed5fdSRajeshwari Shinde #define SND_SOC_DAIFMT_MASTER_MASK 0xf000 56511ed5fdSRajeshwari Shinde 57511ed5fdSRajeshwari Shinde /* 58511ed5fdSRajeshwari Shinde * Master Clock Directions 59511ed5fdSRajeshwari Shinde */ 60511ed5fdSRajeshwari Shinde #define SND_SOC_CLOCK_IN 0 61511ed5fdSRajeshwari Shinde #define SND_SOC_CLOCK_OUT 1 62511ed5fdSRajeshwari Shinde 63511ed5fdSRajeshwari Shinde /* I2S Tx Control */ 64511ed5fdSRajeshwari Shinde #define I2S_TX_ON 1 65511ed5fdSRajeshwari Shinde #define I2S_TX_OFF 0 66511ed5fdSRajeshwari Shinde 67511ed5fdSRajeshwari Shinde #define FIFO_LENGTH 64 68511ed5fdSRajeshwari Shinde 69511ed5fdSRajeshwari Shinde /* I2s Registers */ 70511ed5fdSRajeshwari Shinde struct i2s_reg { 71511ed5fdSRajeshwari Shinde unsigned int con; /* base + 0 , Control register */ 72511ed5fdSRajeshwari Shinde unsigned int mod; /* Mode register */ 73511ed5fdSRajeshwari Shinde unsigned int fic; /* FIFO control register */ 74511ed5fdSRajeshwari Shinde unsigned int psr; /* Reserved */ 75511ed5fdSRajeshwari Shinde unsigned int txd; /* Transmit data register */ 76511ed5fdSRajeshwari Shinde unsigned int rxd; /* Receive Data Register */ 77511ed5fdSRajeshwari Shinde }; 78511ed5fdSRajeshwari Shinde 79511ed5fdSRajeshwari Shinde /* This structure stores the i2s related information */ 80511ed5fdSRajeshwari Shinde struct i2stx_info { 81511ed5fdSRajeshwari Shinde unsigned int rfs; /* LR clock frame size */ 82511ed5fdSRajeshwari Shinde unsigned int bfs; /* Bit slock frame size */ 83511ed5fdSRajeshwari Shinde unsigned int audio_pll_clk; /* Audio pll frequency in Hz */ 84511ed5fdSRajeshwari Shinde unsigned int samplingrate; /* sampling rate */ 85511ed5fdSRajeshwari Shinde unsigned int bitspersample; /* bits per sample */ 86511ed5fdSRajeshwari Shinde unsigned int channels; /* audio channels */ 87511ed5fdSRajeshwari Shinde unsigned int base_address; /* I2S Register Base */ 88*d981d80dSDani Krishna Mohan unsigned int id; /* I2S controller id */ 89511ed5fdSRajeshwari Shinde }; 90511ed5fdSRajeshwari Shinde 91511ed5fdSRajeshwari Shinde /* 92511ed5fdSRajeshwari Shinde * Sends the given data through i2s tx 93511ed5fdSRajeshwari Shinde * 94511ed5fdSRajeshwari Shinde * @param pi2s_tx pointer of i2s transmitter parameter structure. 95511ed5fdSRajeshwari Shinde * @param data address of the data buffer 96511ed5fdSRajeshwari Shinde * @param data_size array size of the int buffer (total size / size of int) 97511ed5fdSRajeshwari Shinde * 98511ed5fdSRajeshwari Shinde * @return int value 0 for success, -1 in case of error 99511ed5fdSRajeshwari Shinde */ 100511ed5fdSRajeshwari Shinde int i2s_transfer_tx_data(struct i2stx_info *pi2s_tx, unsigned *data, 101511ed5fdSRajeshwari Shinde unsigned long data_size); 102511ed5fdSRajeshwari Shinde 103511ed5fdSRajeshwari Shinde /* 104511ed5fdSRajeshwari Shinde * Initialise i2s transmiter 105511ed5fdSRajeshwari Shinde * 106511ed5fdSRajeshwari Shinde * @param pi2s_tx pointer of i2s transmitter parameter structure. 107511ed5fdSRajeshwari Shinde * 108511ed5fdSRajeshwari Shinde * @return int value 0 for success, -1 in case of error 109511ed5fdSRajeshwari Shinde */ 110511ed5fdSRajeshwari Shinde int i2s_tx_init(struct i2stx_info *pi2s_tx); 111511ed5fdSRajeshwari Shinde 112511ed5fdSRajeshwari Shinde #endif /* __I2S_H__ */ 113