12da0fc0dSDirk Eibach /* 22da0fc0dSDirk Eibach * (C) Copyright 2010 32da0fc0dSDirk Eibach * Dirk Eibach, Guntermann & Drunck GmbH, eibach@gdsys.de 42da0fc0dSDirk Eibach * 51a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 62da0fc0dSDirk Eibach */ 72da0fc0dSDirk Eibach 82da0fc0dSDirk Eibach #ifndef __GDSYS_FPGA_H 92da0fc0dSDirk Eibach #define __GDSYS_FPGA_H 102da0fc0dSDirk Eibach 11255ef4d9SDirk Eibach int init_func_fpga(void); 12255ef4d9SDirk Eibach 132da0fc0dSDirk Eibach enum { 142da0fc0dSDirk Eibach FPGA_STATE_DONE_FAILED = 1 << 0, 152da0fc0dSDirk Eibach FPGA_STATE_REFLECTION_FAILED = 1 << 1, 16255ef4d9SDirk Eibach FPGA_STATE_PLATFORM = 1 << 2, 172da0fc0dSDirk Eibach }; 182da0fc0dSDirk Eibach 192da0fc0dSDirk Eibach int get_fpga_state(unsigned dev); 202da0fc0dSDirk Eibach void print_fpga_state(unsigned dev); 212da0fc0dSDirk Eibach 22aba27acfSDirk Eibach int fpga_set_reg(u32 fpga, u16 *reg, off_t regoff, u16 data); 23aba27acfSDirk Eibach int fpga_get_reg(u32 fpga, u16 *reg, off_t regoff, u16 *data); 24aba27acfSDirk Eibach 25aba27acfSDirk Eibach extern struct ihs_fpga *fpga_ptr[]; 26aba27acfSDirk Eibach 27aba27acfSDirk Eibach #define FPGA_SET_REG(ix, fld, val) \ 28aba27acfSDirk Eibach fpga_set_reg((ix), \ 29aba27acfSDirk Eibach &fpga_ptr[ix]->fld, \ 30aba27acfSDirk Eibach offsetof(struct ihs_fpga, fld), \ 31aba27acfSDirk Eibach val) 32aba27acfSDirk Eibach 33aba27acfSDirk Eibach #define FPGA_GET_REG(ix, fld, val) \ 34aba27acfSDirk Eibach fpga_get_reg((ix), \ 35aba27acfSDirk Eibach &fpga_ptr[ix]->fld, \ 36aba27acfSDirk Eibach offsetof(struct ihs_fpga, fld), \ 37aba27acfSDirk Eibach val) 38aba27acfSDirk Eibach 390e60aa85SDirk Eibach struct ihs_gpio { 402da0fc0dSDirk Eibach u16 read; 412da0fc0dSDirk Eibach u16 clear; 422da0fc0dSDirk Eibach u16 set; 430e60aa85SDirk Eibach }; 442da0fc0dSDirk Eibach 450e60aa85SDirk Eibach struct ihs_i2c { 462da0fc0dSDirk Eibach u16 write_mailbox; 472da0fc0dSDirk Eibach u16 write_mailbox_ext; 482da0fc0dSDirk Eibach u16 read_mailbox; 492da0fc0dSDirk Eibach u16 read_mailbox_ext; 500e60aa85SDirk Eibach }; 512da0fc0dSDirk Eibach 520e60aa85SDirk Eibach struct ihs_osd { 532da0fc0dSDirk Eibach u16 version; 542da0fc0dSDirk Eibach u16 features; 552da0fc0dSDirk Eibach u16 control; 562da0fc0dSDirk Eibach u16 xy_size; 5752158e36SDirk Eibach u16 xy_scale; 5852158e36SDirk Eibach u16 x_pos; 5952158e36SDirk Eibach u16 y_pos; 600e60aa85SDirk Eibach }; 612da0fc0dSDirk Eibach 626e9e6c36SDirk Eibach #ifdef CONFIG_NEO 630e60aa85SDirk Eibach struct ihs_fpga { 646e9e6c36SDirk Eibach u16 reflection_low; /* 0x0000 */ 656e9e6c36SDirk Eibach u16 versions; /* 0x0002 */ 666e9e6c36SDirk Eibach u16 fpga_features; /* 0x0004 */ 676e9e6c36SDirk Eibach u16 fpga_version; /* 0x0006 */ 686e9e6c36SDirk Eibach u16 reserved_0[8187]; /* 0x0008 */ 696e9e6c36SDirk Eibach u16 reflection_high; /* 0x3ffe */ 700e60aa85SDirk Eibach }; 716e9e6c36SDirk Eibach #endif 726e9e6c36SDirk Eibach 732da0fc0dSDirk Eibach #ifdef CONFIG_IO 740e60aa85SDirk Eibach struct ihs_fpga { 752da0fc0dSDirk Eibach u16 reflection_low; /* 0x0000 */ 762da0fc0dSDirk Eibach u16 versions; /* 0x0002 */ 772da0fc0dSDirk Eibach u16 fpga_features; /* 0x0004 */ 782da0fc0dSDirk Eibach u16 fpga_version; /* 0x0006 */ 792da0fc0dSDirk Eibach u16 reserved_0[5]; /* 0x0008 */ 802da0fc0dSDirk Eibach u16 quad_serdes_reset; /* 0x0012 */ 812da0fc0dSDirk Eibach u16 reserved_1[8181]; /* 0x0014 */ 822da0fc0dSDirk Eibach u16 reflection_high; /* 0x3ffe */ 830e60aa85SDirk Eibach }; 842da0fc0dSDirk Eibach #endif 852da0fc0dSDirk Eibach 86255ef4d9SDirk Eibach #ifdef CONFIG_IO64 87aba27acfSDirk Eibach 88aba27acfSDirk Eibach struct ihs_fpga_channel { 89aba27acfSDirk Eibach u16 status_int; 90aba27acfSDirk Eibach u16 config_int; 91aba27acfSDirk Eibach u16 switch_connect_config; 92aba27acfSDirk Eibach u16 tx_destination; 93aba27acfSDirk Eibach }; 94aba27acfSDirk Eibach 95aba27acfSDirk Eibach struct ihs_fpga_hicb { 96aba27acfSDirk Eibach u16 status_int; 97aba27acfSDirk Eibach u16 config_int; 98aba27acfSDirk Eibach }; 99aba27acfSDirk Eibach 1000e60aa85SDirk Eibach struct ihs_fpga { 101255ef4d9SDirk Eibach u16 reflection_low; /* 0x0000 */ 102255ef4d9SDirk Eibach u16 versions; /* 0x0002 */ 103255ef4d9SDirk Eibach u16 fpga_features; /* 0x0004 */ 104255ef4d9SDirk Eibach u16 fpga_version; /* 0x0006 */ 105255ef4d9SDirk Eibach u16 reserved_0[5]; /* 0x0008 */ 106255ef4d9SDirk Eibach u16 quad_serdes_reset; /* 0x0012 */ 107255ef4d9SDirk Eibach u16 reserved_1[502]; /* 0x0014 */ 108aba27acfSDirk Eibach struct ihs_fpga_channel ch[32]; /* 0x0400 */ 109aba27acfSDirk Eibach struct ihs_fpga_channel hicb_ch[32]; /* 0x0500 */ 110aba27acfSDirk Eibach u16 reserved_2[7487]; /* 0x0580 */ 111255ef4d9SDirk Eibach u16 reflection_high; /* 0x3ffe */ 1120e60aa85SDirk Eibach }; 113255ef4d9SDirk Eibach #endif 114255ef4d9SDirk Eibach 1152da0fc0dSDirk Eibach #ifdef CONFIG_IOCON 1160e60aa85SDirk Eibach struct ihs_fpga { 1172da0fc0dSDirk Eibach u16 reflection_low; /* 0x0000 */ 1182da0fc0dSDirk Eibach u16 versions; /* 0x0002 */ 1192da0fc0dSDirk Eibach u16 fpga_version; /* 0x0004 */ 1202da0fc0dSDirk Eibach u16 fpga_features; /* 0x0006 */ 1212da0fc0dSDirk Eibach u16 reserved_0[6]; /* 0x0008 */ 1220e60aa85SDirk Eibach struct ihs_gpio gpio; /* 0x0014 */ 1232da0fc0dSDirk Eibach u16 mpc3w_control; /* 0x001a */ 1242da0fc0dSDirk Eibach u16 reserved_1[19]; /* 0x001c */ 1252da0fc0dSDirk Eibach u16 videocontrol; /* 0x0042 */ 126*e50e8968SDirk Eibach u16 reserved_2[14]; /* 0x0044 */ 127*e50e8968SDirk Eibach u16 mc_int; /* 0x0060 */ 128*e50e8968SDirk Eibach u16 mc_int_en; /* 0x0062 */ 129*e50e8968SDirk Eibach u16 mc_status; /* 0x0064 */ 130*e50e8968SDirk Eibach u16 mc_control; /* 0x0066 */ 131*e50e8968SDirk Eibach u16 mc_tx_data; /* 0x0068 */ 132*e50e8968SDirk Eibach u16 mc_tx_address; /* 0x006a */ 133*e50e8968SDirk Eibach u16 mc_tx_cmd; /* 0x006c */ 134*e50e8968SDirk Eibach u16 mc_res; /* 0x006e */ 135*e50e8968SDirk Eibach u16 mc_rx_cmd_status; /* 0x0070 */ 136*e50e8968SDirk Eibach u16 mc_rx_data; /* 0x0072 */ 137*e50e8968SDirk Eibach u16 reserved_3[69]; /* 0x0074 */ 1382da0fc0dSDirk Eibach u16 reflection_high; /* 0x00fe */ 1390e60aa85SDirk Eibach struct ihs_osd osd; /* 0x0100 */ 140*e50e8968SDirk Eibach u16 reserved_4[889]; /* 0x010e */ 141aba27acfSDirk Eibach u16 videomem[31736]; /* 0x0800 */ 1420e60aa85SDirk Eibach }; 1432da0fc0dSDirk Eibach #endif 1442da0fc0dSDirk Eibach 1452da0fc0dSDirk Eibach #ifdef CONFIG_DLVISION_10G 1460e60aa85SDirk Eibach struct ihs_fpga { 1472da0fc0dSDirk Eibach u16 reflection_low; /* 0x0000 */ 1482da0fc0dSDirk Eibach u16 versions; /* 0x0002 */ 1492da0fc0dSDirk Eibach u16 fpga_version; /* 0x0004 */ 1502da0fc0dSDirk Eibach u16 fpga_features; /* 0x0006 */ 1512da0fc0dSDirk Eibach u16 reserved_0[10]; /* 0x0008 */ 1522da0fc0dSDirk Eibach u16 extended_interrupt; /* 0x001c */ 1532da0fc0dSDirk Eibach u16 reserved_1[9]; /* 0x001e */ 1540e60aa85SDirk Eibach struct ihs_i2c i2c; /* 0x0030 */ 1557749c84eSDirk Eibach u16 reserved_2[16]; /* 0x0038 */ 1567749c84eSDirk Eibach u16 mpc3w_control; /* 0x0058 */ 1577749c84eSDirk Eibach u16 reserved_3[34]; /* 0x005a */ 1582da0fc0dSDirk Eibach u16 videocontrol; /* 0x009e */ 1597749c84eSDirk Eibach u16 reserved_4[176]; /* 0x00a0 */ 1600e60aa85SDirk Eibach struct ihs_osd osd; /* 0x0200 */ 1617749c84eSDirk Eibach u16 reserved_5[761]; /* 0x020e */ 162aba27acfSDirk Eibach u16 videomem[31736]; /* 0x0800 */ 1630e60aa85SDirk Eibach }; 1642da0fc0dSDirk Eibach #endif 1652da0fc0dSDirk Eibach 1662da0fc0dSDirk Eibach #endif 167