12da0fc0dSDirk Eibach /* 22da0fc0dSDirk Eibach * (C) Copyright 2010 32da0fc0dSDirk Eibach * Dirk Eibach, Guntermann & Drunck GmbH, eibach@gdsys.de 42da0fc0dSDirk Eibach * 52da0fc0dSDirk Eibach * See file CREDITS for list of people who contributed to this 62da0fc0dSDirk Eibach * project. 72da0fc0dSDirk Eibach * 82da0fc0dSDirk Eibach * This program is free software; you can redistribute it and/or 92da0fc0dSDirk Eibach * modify it under the terms of the GNU General Public License as 102da0fc0dSDirk Eibach * published by the Free Software Foundation; either version 2 of 112da0fc0dSDirk Eibach * the License, or (at your option) any later version. 122da0fc0dSDirk Eibach * 132da0fc0dSDirk Eibach * This program is distributed in the hope that it will be useful, 142da0fc0dSDirk Eibach * but WITHOUT ANY WARRANTY; without even the implied warranty of 152da0fc0dSDirk Eibach * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 162da0fc0dSDirk Eibach * GNU General Public License for more details. 172da0fc0dSDirk Eibach * 182da0fc0dSDirk Eibach * You should have received a copy of the GNU General Public License 192da0fc0dSDirk Eibach * along with this program; if not, write to the Free Software 202da0fc0dSDirk Eibach * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 212da0fc0dSDirk Eibach * MA 02111-1307 USA 222da0fc0dSDirk Eibach */ 232da0fc0dSDirk Eibach 242da0fc0dSDirk Eibach #ifndef __GDSYS_FPGA_H 252da0fc0dSDirk Eibach #define __GDSYS_FPGA_H 262da0fc0dSDirk Eibach 272da0fc0dSDirk Eibach enum { 282da0fc0dSDirk Eibach FPGA_STATE_DONE_FAILED = 1 << 0, 292da0fc0dSDirk Eibach FPGA_STATE_REFLECTION_FAILED = 1 << 1, 302da0fc0dSDirk Eibach }; 312da0fc0dSDirk Eibach 322da0fc0dSDirk Eibach int get_fpga_state(unsigned dev); 332da0fc0dSDirk Eibach void print_fpga_state(unsigned dev); 342da0fc0dSDirk Eibach 352da0fc0dSDirk Eibach typedef struct ihs_gpio { 362da0fc0dSDirk Eibach u16 read; 372da0fc0dSDirk Eibach u16 clear; 382da0fc0dSDirk Eibach u16 set; 392da0fc0dSDirk Eibach } ihs_gpio_t; 402da0fc0dSDirk Eibach 412da0fc0dSDirk Eibach typedef struct ihs_i2c { 422da0fc0dSDirk Eibach u16 write_mailbox; 432da0fc0dSDirk Eibach u16 write_mailbox_ext; 442da0fc0dSDirk Eibach u16 read_mailbox; 452da0fc0dSDirk Eibach u16 read_mailbox_ext; 462da0fc0dSDirk Eibach } ihs_i2c_t; 472da0fc0dSDirk Eibach 482da0fc0dSDirk Eibach typedef struct ihs_osd { 492da0fc0dSDirk Eibach u16 version; 502da0fc0dSDirk Eibach u16 features; 512da0fc0dSDirk Eibach u16 control; 522da0fc0dSDirk Eibach u16 xy_size; 532da0fc0dSDirk Eibach } ihs_osd_t; 542da0fc0dSDirk Eibach 552da0fc0dSDirk Eibach #ifdef CONFIG_IO 562da0fc0dSDirk Eibach typedef struct ihs_fpga { 572da0fc0dSDirk Eibach u16 reflection_low; /* 0x0000 */ 582da0fc0dSDirk Eibach u16 versions; /* 0x0002 */ 592da0fc0dSDirk Eibach u16 fpga_features; /* 0x0004 */ 602da0fc0dSDirk Eibach u16 fpga_version; /* 0x0006 */ 612da0fc0dSDirk Eibach u16 reserved_0[5]; /* 0x0008 */ 622da0fc0dSDirk Eibach u16 quad_serdes_reset; /* 0x0012 */ 632da0fc0dSDirk Eibach u16 reserved_1[8181]; /* 0x0014 */ 642da0fc0dSDirk Eibach u16 reflection_high; /* 0x3ffe */ 652da0fc0dSDirk Eibach } ihs_fpga_t; 662da0fc0dSDirk Eibach #endif 672da0fc0dSDirk Eibach 682da0fc0dSDirk Eibach #ifdef CONFIG_IOCON 692da0fc0dSDirk Eibach typedef struct ihs_fpga { 702da0fc0dSDirk Eibach u16 reflection_low; /* 0x0000 */ 712da0fc0dSDirk Eibach u16 versions; /* 0x0002 */ 722da0fc0dSDirk Eibach u16 fpga_version; /* 0x0004 */ 732da0fc0dSDirk Eibach u16 fpga_features; /* 0x0006 */ 742da0fc0dSDirk Eibach u16 reserved_0[6]; /* 0x0008 */ 752da0fc0dSDirk Eibach ihs_gpio_t gpio; /* 0x0014 */ 762da0fc0dSDirk Eibach u16 mpc3w_control; /* 0x001a */ 772da0fc0dSDirk Eibach u16 reserved_1[19]; /* 0x001c */ 782da0fc0dSDirk Eibach u16 videocontrol; /* 0x0042 */ 792da0fc0dSDirk Eibach u16 reserved_2[93]; /* 0x0044 */ 802da0fc0dSDirk Eibach u16 reflection_high; /* 0x00fe */ 812da0fc0dSDirk Eibach ihs_osd_t osd; /* 0x0100 */ 822da0fc0dSDirk Eibach u16 reserved_3[892]; /* 0x0108 */ 832da0fc0dSDirk Eibach u16 videomem; /* 0x0800 */ 842da0fc0dSDirk Eibach } ihs_fpga_t; 852da0fc0dSDirk Eibach #endif 862da0fc0dSDirk Eibach 872da0fc0dSDirk Eibach #ifdef CONFIG_DLVISION_10G 882da0fc0dSDirk Eibach typedef struct ihs_fpga { 892da0fc0dSDirk Eibach u16 reflection_low; /* 0x0000 */ 902da0fc0dSDirk Eibach u16 versions; /* 0x0002 */ 912da0fc0dSDirk Eibach u16 fpga_version; /* 0x0004 */ 922da0fc0dSDirk Eibach u16 fpga_features; /* 0x0006 */ 932da0fc0dSDirk Eibach u16 reserved_0[10]; /* 0x0008 */ 942da0fc0dSDirk Eibach u16 extended_interrupt; /* 0x001c */ 952da0fc0dSDirk Eibach u16 reserved_1[9]; /* 0x001e */ 962da0fc0dSDirk Eibach ihs_i2c_t i2c; /* 0x0030 */ 97*5cb4100fSDirk Eibach u16 reserved_2[51]; /* 0x0038 */ 982da0fc0dSDirk Eibach u16 videocontrol; /* 0x009e */ 99*5cb4100fSDirk Eibach u16 reserved_3[176]; /* 0x00a0 */ 1002da0fc0dSDirk Eibach ihs_osd_t osd; /* 0x0200 */ 101*5cb4100fSDirk Eibach u16 reserved_4[764]; /* 0x0208 */ 1022da0fc0dSDirk Eibach u16 videomem; /* 0x0800 */ 1032da0fc0dSDirk Eibach } ihs_fpga_t; 1042da0fc0dSDirk Eibach #endif 1052da0fc0dSDirk Eibach 1062da0fc0dSDirk Eibach #endif 107