1*2da0fc0dSDirk Eibach /* 2*2da0fc0dSDirk Eibach * (C) Copyright 2010 3*2da0fc0dSDirk Eibach * Dirk Eibach, Guntermann & Drunck GmbH, eibach@gdsys.de 4*2da0fc0dSDirk Eibach * 5*2da0fc0dSDirk Eibach * See file CREDITS for list of people who contributed to this 6*2da0fc0dSDirk Eibach * project. 7*2da0fc0dSDirk Eibach * 8*2da0fc0dSDirk Eibach * This program is free software; you can redistribute it and/or 9*2da0fc0dSDirk Eibach * modify it under the terms of the GNU General Public License as 10*2da0fc0dSDirk Eibach * published by the Free Software Foundation; either version 2 of 11*2da0fc0dSDirk Eibach * the License, or (at your option) any later version. 12*2da0fc0dSDirk Eibach * 13*2da0fc0dSDirk Eibach * This program is distributed in the hope that it will be useful, 14*2da0fc0dSDirk Eibach * but WITHOUT ANY WARRANTY; without even the implied warranty of 15*2da0fc0dSDirk Eibach * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 16*2da0fc0dSDirk Eibach * GNU General Public License for more details. 17*2da0fc0dSDirk Eibach * 18*2da0fc0dSDirk Eibach * You should have received a copy of the GNU General Public License 19*2da0fc0dSDirk Eibach * along with this program; if not, write to the Free Software 20*2da0fc0dSDirk Eibach * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 21*2da0fc0dSDirk Eibach * MA 02111-1307 USA 22*2da0fc0dSDirk Eibach */ 23*2da0fc0dSDirk Eibach 24*2da0fc0dSDirk Eibach #ifndef __GDSYS_FPGA_H 25*2da0fc0dSDirk Eibach #define __GDSYS_FPGA_H 26*2da0fc0dSDirk Eibach 27*2da0fc0dSDirk Eibach enum { 28*2da0fc0dSDirk Eibach FPGA_STATE_DONE_FAILED = 1 << 0, 29*2da0fc0dSDirk Eibach FPGA_STATE_REFLECTION_FAILED = 1 << 1, 30*2da0fc0dSDirk Eibach }; 31*2da0fc0dSDirk Eibach 32*2da0fc0dSDirk Eibach int get_fpga_state(unsigned dev); 33*2da0fc0dSDirk Eibach void print_fpga_state(unsigned dev); 34*2da0fc0dSDirk Eibach 35*2da0fc0dSDirk Eibach typedef struct ihs_gpio { 36*2da0fc0dSDirk Eibach u16 read; 37*2da0fc0dSDirk Eibach u16 clear; 38*2da0fc0dSDirk Eibach u16 set; 39*2da0fc0dSDirk Eibach } ihs_gpio_t; 40*2da0fc0dSDirk Eibach 41*2da0fc0dSDirk Eibach typedef struct ihs_i2c { 42*2da0fc0dSDirk Eibach u16 write_mailbox; 43*2da0fc0dSDirk Eibach u16 write_mailbox_ext; 44*2da0fc0dSDirk Eibach u16 read_mailbox; 45*2da0fc0dSDirk Eibach u16 read_mailbox_ext; 46*2da0fc0dSDirk Eibach } ihs_i2c_t; 47*2da0fc0dSDirk Eibach 48*2da0fc0dSDirk Eibach typedef struct ihs_osd { 49*2da0fc0dSDirk Eibach u16 version; 50*2da0fc0dSDirk Eibach u16 features; 51*2da0fc0dSDirk Eibach u16 control; 52*2da0fc0dSDirk Eibach u16 xy_size; 53*2da0fc0dSDirk Eibach } ihs_osd_t; 54*2da0fc0dSDirk Eibach 55*2da0fc0dSDirk Eibach #ifdef CONFIG_IO 56*2da0fc0dSDirk Eibach typedef struct ihs_fpga { 57*2da0fc0dSDirk Eibach u16 reflection_low; /* 0x0000 */ 58*2da0fc0dSDirk Eibach u16 versions; /* 0x0002 */ 59*2da0fc0dSDirk Eibach u16 fpga_features; /* 0x0004 */ 60*2da0fc0dSDirk Eibach u16 fpga_version; /* 0x0006 */ 61*2da0fc0dSDirk Eibach u16 reserved_0[5]; /* 0x0008 */ 62*2da0fc0dSDirk Eibach u16 quad_serdes_reset; /* 0x0012 */ 63*2da0fc0dSDirk Eibach u16 reserved_1[8181]; /* 0x0014 */ 64*2da0fc0dSDirk Eibach u16 reflection_high; /* 0x3ffe */ 65*2da0fc0dSDirk Eibach } ihs_fpga_t; 66*2da0fc0dSDirk Eibach #endif 67*2da0fc0dSDirk Eibach 68*2da0fc0dSDirk Eibach #ifdef CONFIG_IOCON 69*2da0fc0dSDirk Eibach typedef struct ihs_fpga { 70*2da0fc0dSDirk Eibach u16 reflection_low; /* 0x0000 */ 71*2da0fc0dSDirk Eibach u16 versions; /* 0x0002 */ 72*2da0fc0dSDirk Eibach u16 fpga_version; /* 0x0004 */ 73*2da0fc0dSDirk Eibach u16 fpga_features; /* 0x0006 */ 74*2da0fc0dSDirk Eibach u16 reserved_0[6]; /* 0x0008 */ 75*2da0fc0dSDirk Eibach ihs_gpio_t gpio; /* 0x0014 */ 76*2da0fc0dSDirk Eibach u16 mpc3w_control; /* 0x001a */ 77*2da0fc0dSDirk Eibach u16 reserved_1[19]; /* 0x001c */ 78*2da0fc0dSDirk Eibach u16 videocontrol; /* 0x0042 */ 79*2da0fc0dSDirk Eibach u16 reserved_2[93]; /* 0x0044 */ 80*2da0fc0dSDirk Eibach u16 reflection_high; /* 0x00fe */ 81*2da0fc0dSDirk Eibach ihs_osd_t osd; /* 0x0100 */ 82*2da0fc0dSDirk Eibach u16 reserved_3[892]; /* 0x0108 */ 83*2da0fc0dSDirk Eibach u16 videomem; /* 0x0800 */ 84*2da0fc0dSDirk Eibach } ihs_fpga_t; 85*2da0fc0dSDirk Eibach #endif 86*2da0fc0dSDirk Eibach 87*2da0fc0dSDirk Eibach #ifdef CONFIG_DLVISION_10G 88*2da0fc0dSDirk Eibach typedef struct ihs_fpga { 89*2da0fc0dSDirk Eibach u16 reflection_low; /* 0x0000 */ 90*2da0fc0dSDirk Eibach u16 versions; /* 0x0002 */ 91*2da0fc0dSDirk Eibach u16 fpga_version; /* 0x0004 */ 92*2da0fc0dSDirk Eibach u16 fpga_features; /* 0x0006 */ 93*2da0fc0dSDirk Eibach u16 reserved_0[10]; /* 0x0008 */ 94*2da0fc0dSDirk Eibach u16 extended_interrupt; /* 0x001c */ 95*2da0fc0dSDirk Eibach u16 reserved_1[9]; /* 0x001e */ 96*2da0fc0dSDirk Eibach ihs_i2c_t i2c; /* 0x0030 */ 97*2da0fc0dSDirk Eibach u16 reserved_2[35]; /* 0x0038 */ 98*2da0fc0dSDirk Eibach u16 reflection_high; /* 0x007e */ 99*2da0fc0dSDirk Eibach u16 reserved_3[15]; /* 0x0080 */ 100*2da0fc0dSDirk Eibach u16 videocontrol; /* 0x009e */ 101*2da0fc0dSDirk Eibach u16 reserved_4[176]; /* 0x00a0 */ 102*2da0fc0dSDirk Eibach ihs_osd_t osd; /* 0x0200 */ 103*2da0fc0dSDirk Eibach u16 reserved_5[764]; /* 0x0208 */ 104*2da0fc0dSDirk Eibach u16 videomem; /* 0x0800 */ 105*2da0fc0dSDirk Eibach } ihs_fpga_t; 106*2da0fc0dSDirk Eibach #endif 107*2da0fc0dSDirk Eibach 108*2da0fc0dSDirk Eibach #endif 109