xref: /rk3399_rockchip-uboot/include/gdsys_fpga.h (revision 0e60aa85c82863f34cb13145caa1d0c5255b977b)
12da0fc0dSDirk Eibach /*
22da0fc0dSDirk Eibach  * (C) Copyright 2010
32da0fc0dSDirk Eibach  * Dirk Eibach,  Guntermann & Drunck GmbH, eibach@gdsys.de
42da0fc0dSDirk Eibach  *
52da0fc0dSDirk Eibach  * See file CREDITS for list of people who contributed to this
62da0fc0dSDirk Eibach  * project.
72da0fc0dSDirk Eibach  *
82da0fc0dSDirk Eibach  * This program is free software; you can redistribute it and/or
92da0fc0dSDirk Eibach  * modify it under the terms of the GNU General Public License as
102da0fc0dSDirk Eibach  * published by the Free Software Foundation; either version 2 of
112da0fc0dSDirk Eibach  * the License, or (at your option) any later version.
122da0fc0dSDirk Eibach  *
132da0fc0dSDirk Eibach  * This program is distributed in the hope that it will be useful,
142da0fc0dSDirk Eibach  * but WITHOUT ANY WARRANTY; without even the implied warranty of
152da0fc0dSDirk Eibach  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.	 See the
162da0fc0dSDirk Eibach  * GNU General Public License for more details.
172da0fc0dSDirk Eibach  *
182da0fc0dSDirk Eibach  * You should have received a copy of the GNU General Public License
192da0fc0dSDirk Eibach  * along with this program; if not, write to the Free Software
202da0fc0dSDirk Eibach  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
212da0fc0dSDirk Eibach  * MA 02111-1307 USA
222da0fc0dSDirk Eibach  */
232da0fc0dSDirk Eibach 
242da0fc0dSDirk Eibach #ifndef __GDSYS_FPGA_H
252da0fc0dSDirk Eibach #define __GDSYS_FPGA_H
262da0fc0dSDirk Eibach 
27255ef4d9SDirk Eibach int init_func_fpga(void);
28255ef4d9SDirk Eibach 
292da0fc0dSDirk Eibach enum {
302da0fc0dSDirk Eibach 	FPGA_STATE_DONE_FAILED = 1 << 0,
312da0fc0dSDirk Eibach 	FPGA_STATE_REFLECTION_FAILED = 1 << 1,
32255ef4d9SDirk Eibach 	FPGA_STATE_PLATFORM = 1 << 2,
332da0fc0dSDirk Eibach };
342da0fc0dSDirk Eibach 
352da0fc0dSDirk Eibach int get_fpga_state(unsigned dev);
362da0fc0dSDirk Eibach void print_fpga_state(unsigned dev);
372da0fc0dSDirk Eibach 
38*0e60aa85SDirk Eibach struct ihs_gpio {
392da0fc0dSDirk Eibach 	u16 read;
402da0fc0dSDirk Eibach 	u16 clear;
412da0fc0dSDirk Eibach 	u16 set;
42*0e60aa85SDirk Eibach };
432da0fc0dSDirk Eibach 
44*0e60aa85SDirk Eibach struct ihs_i2c {
452da0fc0dSDirk Eibach 	u16 write_mailbox;
462da0fc0dSDirk Eibach 	u16 write_mailbox_ext;
472da0fc0dSDirk Eibach 	u16 read_mailbox;
482da0fc0dSDirk Eibach 	u16 read_mailbox_ext;
49*0e60aa85SDirk Eibach };
502da0fc0dSDirk Eibach 
51*0e60aa85SDirk Eibach struct ihs_osd {
522da0fc0dSDirk Eibach 	u16 version;
532da0fc0dSDirk Eibach 	u16 features;
542da0fc0dSDirk Eibach 	u16 control;
552da0fc0dSDirk Eibach 	u16 xy_size;
5652158e36SDirk Eibach 	u16 xy_scale;
5752158e36SDirk Eibach 	u16 x_pos;
5852158e36SDirk Eibach 	u16 y_pos;
59*0e60aa85SDirk Eibach };
602da0fc0dSDirk Eibach 
616e9e6c36SDirk Eibach #ifdef CONFIG_NEO
62*0e60aa85SDirk Eibach struct ihs_fpga {
636e9e6c36SDirk Eibach 	u16 reflection_low;	/* 0x0000 */
646e9e6c36SDirk Eibach 	u16 versions;		/* 0x0002 */
656e9e6c36SDirk Eibach 	u16 fpga_features;	/* 0x0004 */
666e9e6c36SDirk Eibach 	u16 fpga_version;	/* 0x0006 */
676e9e6c36SDirk Eibach 	u16 reserved_0[8187];	/* 0x0008 */
686e9e6c36SDirk Eibach 	u16 reflection_high;	/* 0x3ffe */
69*0e60aa85SDirk Eibach };
706e9e6c36SDirk Eibach #endif
716e9e6c36SDirk Eibach 
722da0fc0dSDirk Eibach #ifdef CONFIG_IO
73*0e60aa85SDirk Eibach struct ihs_fpga {
742da0fc0dSDirk Eibach 	u16 reflection_low;	/* 0x0000 */
752da0fc0dSDirk Eibach 	u16 versions;		/* 0x0002 */
762da0fc0dSDirk Eibach 	u16 fpga_features;	/* 0x0004 */
772da0fc0dSDirk Eibach 	u16 fpga_version;	/* 0x0006 */
782da0fc0dSDirk Eibach 	u16 reserved_0[5];	/* 0x0008 */
792da0fc0dSDirk Eibach 	u16 quad_serdes_reset;	/* 0x0012 */
802da0fc0dSDirk Eibach 	u16 reserved_1[8181];	/* 0x0014 */
812da0fc0dSDirk Eibach 	u16 reflection_high;	/* 0x3ffe */
82*0e60aa85SDirk Eibach };
832da0fc0dSDirk Eibach #endif
842da0fc0dSDirk Eibach 
85255ef4d9SDirk Eibach #ifdef CONFIG_IO64
86*0e60aa85SDirk Eibach struct ihs_fpga {
87255ef4d9SDirk Eibach 	u16 reflection_low;	/* 0x0000 */
88255ef4d9SDirk Eibach 	u16 versions;		/* 0x0002 */
89255ef4d9SDirk Eibach 	u16 fpga_features;	/* 0x0004 */
90255ef4d9SDirk Eibach 	u16 fpga_version;	/* 0x0006 */
91255ef4d9SDirk Eibach 	u16 reserved_0[5];	/* 0x0008 */
92255ef4d9SDirk Eibach 	u16 quad_serdes_reset;	/* 0x0012 */
93255ef4d9SDirk Eibach 	u16 reserved_1[502];	/* 0x0014 */
94255ef4d9SDirk Eibach 	u16 ch0_status_int;	/* 0x0400 */
95255ef4d9SDirk Eibach 	u16 ch0_config_int;	/* 0x0402 */
9606b17412SDirk Eibach 	u16 reserved_2[126];	/* 0x0404 */
9706b17412SDirk Eibach 	u16 ch0_hicb_status_int;/* 0x0500 */
9806b17412SDirk Eibach 	u16 ch0_hicb_config_int;/* 0x0502 */
9906b17412SDirk Eibach 	u16 reserved_3[7549];	/* 0x0504 */
100255ef4d9SDirk Eibach 	u16 reflection_high;	/* 0x3ffe */
101*0e60aa85SDirk Eibach };
102255ef4d9SDirk Eibach #endif
103255ef4d9SDirk Eibach 
1042da0fc0dSDirk Eibach #ifdef CONFIG_IOCON
105*0e60aa85SDirk Eibach struct ihs_fpga {
1062da0fc0dSDirk Eibach 	u16 reflection_low;	/* 0x0000 */
1072da0fc0dSDirk Eibach 	u16 versions;		/* 0x0002 */
1082da0fc0dSDirk Eibach 	u16 fpga_version;	/* 0x0004 */
1092da0fc0dSDirk Eibach 	u16 fpga_features;	/* 0x0006 */
1102da0fc0dSDirk Eibach 	u16 reserved_0[6];	/* 0x0008 */
111*0e60aa85SDirk Eibach 	struct ihs_gpio gpio;	/* 0x0014 */
1122da0fc0dSDirk Eibach 	u16 mpc3w_control;	/* 0x001a */
1132da0fc0dSDirk Eibach 	u16 reserved_1[19];	/* 0x001c */
1142da0fc0dSDirk Eibach 	u16 videocontrol;	/* 0x0042 */
1152da0fc0dSDirk Eibach 	u16 reserved_2[93];	/* 0x0044 */
1162da0fc0dSDirk Eibach 	u16 reflection_high;	/* 0x00fe */
117*0e60aa85SDirk Eibach 	struct ihs_osd osd;	/* 0x0100 */
118530846b3SDirk Eibach 	u16 reserved_3[889];	/* 0x010e */
1192da0fc0dSDirk Eibach 	u16 videomem;		/* 0x0800 */
120*0e60aa85SDirk Eibach };
1212da0fc0dSDirk Eibach #endif
1222da0fc0dSDirk Eibach 
1232da0fc0dSDirk Eibach #ifdef CONFIG_DLVISION_10G
124*0e60aa85SDirk Eibach struct ihs_fpga {
1252da0fc0dSDirk Eibach 	u16 reflection_low;	/* 0x0000 */
1262da0fc0dSDirk Eibach 	u16 versions;		/* 0x0002 */
1272da0fc0dSDirk Eibach 	u16 fpga_version;	/* 0x0004 */
1282da0fc0dSDirk Eibach 	u16 fpga_features;	/* 0x0006 */
1292da0fc0dSDirk Eibach 	u16 reserved_0[10];	/* 0x0008 */
1302da0fc0dSDirk Eibach 	u16 extended_interrupt; /* 0x001c */
1312da0fc0dSDirk Eibach 	u16 reserved_1[9];	/* 0x001e */
132*0e60aa85SDirk Eibach 	struct ihs_i2c i2c;	/* 0x0030 */
1337749c84eSDirk Eibach 	u16 reserved_2[16];	/* 0x0038 */
1347749c84eSDirk Eibach 	u16 mpc3w_control;	/* 0x0058 */
1357749c84eSDirk Eibach 	u16 reserved_3[34];	/* 0x005a */
1362da0fc0dSDirk Eibach 	u16 videocontrol;	/* 0x009e */
1377749c84eSDirk Eibach 	u16 reserved_4[176];	/* 0x00a0 */
138*0e60aa85SDirk Eibach 	struct ihs_osd osd;	/* 0x0200 */
1397749c84eSDirk Eibach 	u16 reserved_5[761];	/* 0x020e */
1402da0fc0dSDirk Eibach 	u16 videomem;		/* 0x0800 */
141*0e60aa85SDirk Eibach };
1422da0fc0dSDirk Eibach #endif
1432da0fc0dSDirk Eibach 
1442da0fc0dSDirk Eibach #endif
145