12da0fc0dSDirk Eibach /* 22da0fc0dSDirk Eibach * (C) Copyright 2010 32da0fc0dSDirk Eibach * Dirk Eibach, Guntermann & Drunck GmbH, eibach@gdsys.de 42da0fc0dSDirk Eibach * 51a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 62da0fc0dSDirk Eibach */ 72da0fc0dSDirk Eibach 82da0fc0dSDirk Eibach #ifndef __GDSYS_FPGA_H 92da0fc0dSDirk Eibach #define __GDSYS_FPGA_H 102da0fc0dSDirk Eibach 11255ef4d9SDirk Eibach int init_func_fpga(void); 12255ef4d9SDirk Eibach 132da0fc0dSDirk Eibach enum { 142da0fc0dSDirk Eibach FPGA_STATE_DONE_FAILED = 1 << 0, 152da0fc0dSDirk Eibach FPGA_STATE_REFLECTION_FAILED = 1 << 1, 16255ef4d9SDirk Eibach FPGA_STATE_PLATFORM = 1 << 2, 172da0fc0dSDirk Eibach }; 182da0fc0dSDirk Eibach 192da0fc0dSDirk Eibach int get_fpga_state(unsigned dev); 202da0fc0dSDirk Eibach 21aba27acfSDirk Eibach int fpga_set_reg(u32 fpga, u16 *reg, off_t regoff, u16 data); 22aba27acfSDirk Eibach int fpga_get_reg(u32 fpga, u16 *reg, off_t regoff, u16 *data); 23aba27acfSDirk Eibach 24aba27acfSDirk Eibach extern struct ihs_fpga *fpga_ptr[]; 25aba27acfSDirk Eibach 26aba27acfSDirk Eibach #define FPGA_SET_REG(ix, fld, val) \ 27aba27acfSDirk Eibach fpga_set_reg((ix), \ 28aba27acfSDirk Eibach &fpga_ptr[ix]->fld, \ 29aba27acfSDirk Eibach offsetof(struct ihs_fpga, fld), \ 30aba27acfSDirk Eibach val) 31aba27acfSDirk Eibach 32aba27acfSDirk Eibach #define FPGA_GET_REG(ix, fld, val) \ 33aba27acfSDirk Eibach fpga_get_reg((ix), \ 34aba27acfSDirk Eibach &fpga_ptr[ix]->fld, \ 35aba27acfSDirk Eibach offsetof(struct ihs_fpga, fld), \ 36aba27acfSDirk Eibach val) 37aba27acfSDirk Eibach 380e60aa85SDirk Eibach struct ihs_gpio { 392da0fc0dSDirk Eibach u16 read; 402da0fc0dSDirk Eibach u16 clear; 412da0fc0dSDirk Eibach u16 set; 420e60aa85SDirk Eibach }; 432da0fc0dSDirk Eibach 440e60aa85SDirk Eibach struct ihs_i2c { 45b46226bdSDirk Eibach u16 interrupt_status; 46b46226bdSDirk Eibach u16 interrupt_enable; 472da0fc0dSDirk Eibach u16 write_mailbox_ext; 48b46226bdSDirk Eibach u16 write_mailbox; 492da0fc0dSDirk Eibach u16 read_mailbox_ext; 50b46226bdSDirk Eibach u16 read_mailbox; 510e60aa85SDirk Eibach }; 522da0fc0dSDirk Eibach 530e60aa85SDirk Eibach struct ihs_osd { 542da0fc0dSDirk Eibach u16 version; 552da0fc0dSDirk Eibach u16 features; 562da0fc0dSDirk Eibach u16 control; 572da0fc0dSDirk Eibach u16 xy_size; 5852158e36SDirk Eibach u16 xy_scale; 5952158e36SDirk Eibach u16 x_pos; 6052158e36SDirk Eibach u16 y_pos; 610e60aa85SDirk Eibach }; 622da0fc0dSDirk Eibach 6350dcf89dSDirk Eibach struct ihs_mdio { 6450dcf89dSDirk Eibach u16 control; 6550dcf89dSDirk Eibach u16 address_data; 6650dcf89dSDirk Eibach u16 rx_data; 6750dcf89dSDirk Eibach }; 6850dcf89dSDirk Eibach 6950dcf89dSDirk Eibach struct ihs_io_ep { 7050dcf89dSDirk Eibach u16 transmit_data; 7150dcf89dSDirk Eibach u16 rx_tx_control; 7250dcf89dSDirk Eibach u16 receive_data; 7350dcf89dSDirk Eibach u16 rx_tx_status; 7450dcf89dSDirk Eibach u16 reserved; 7550dcf89dSDirk Eibach u16 device_address; 7650dcf89dSDirk Eibach u16 target_address; 7750dcf89dSDirk Eibach }; 7850dcf89dSDirk Eibach 796e9e6c36SDirk Eibach #ifdef CONFIG_NEO 800e60aa85SDirk Eibach struct ihs_fpga { 816e9e6c36SDirk Eibach u16 reflection_low; /* 0x0000 */ 826e9e6c36SDirk Eibach u16 versions; /* 0x0002 */ 836e9e6c36SDirk Eibach u16 fpga_features; /* 0x0004 */ 846e9e6c36SDirk Eibach u16 fpga_version; /* 0x0006 */ 856e9e6c36SDirk Eibach u16 reserved_0[8187]; /* 0x0008 */ 866e9e6c36SDirk Eibach u16 reflection_high; /* 0x3ffe */ 870e60aa85SDirk Eibach }; 886e9e6c36SDirk Eibach #endif 896e9e6c36SDirk Eibach 902da0fc0dSDirk Eibach #ifdef CONFIG_IO 910e60aa85SDirk Eibach struct ihs_fpga { 922da0fc0dSDirk Eibach u16 reflection_low; /* 0x0000 */ 932da0fc0dSDirk Eibach u16 versions; /* 0x0002 */ 942da0fc0dSDirk Eibach u16 fpga_features; /* 0x0004 */ 952da0fc0dSDirk Eibach u16 fpga_version; /* 0x0006 */ 962da0fc0dSDirk Eibach u16 reserved_0[5]; /* 0x0008 */ 972da0fc0dSDirk Eibach u16 quad_serdes_reset; /* 0x0012 */ 982da0fc0dSDirk Eibach u16 reserved_1[8181]; /* 0x0014 */ 992da0fc0dSDirk Eibach u16 reflection_high; /* 0x3ffe */ 1000e60aa85SDirk Eibach }; 1012da0fc0dSDirk Eibach #endif 1022da0fc0dSDirk Eibach 103255ef4d9SDirk Eibach #ifdef CONFIG_IO64 104aba27acfSDirk Eibach struct ihs_fpga_channel { 105aba27acfSDirk Eibach u16 status_int; 106aba27acfSDirk Eibach u16 config_int; 107aba27acfSDirk Eibach u16 switch_connect_config; 108aba27acfSDirk Eibach u16 tx_destination; 109aba27acfSDirk Eibach }; 110aba27acfSDirk Eibach 111aba27acfSDirk Eibach struct ihs_fpga_hicb { 112aba27acfSDirk Eibach u16 status_int; 113aba27acfSDirk Eibach u16 config_int; 114aba27acfSDirk Eibach }; 115aba27acfSDirk Eibach 1160e60aa85SDirk Eibach struct ihs_fpga { 117255ef4d9SDirk Eibach u16 reflection_low; /* 0x0000 */ 118255ef4d9SDirk Eibach u16 versions; /* 0x0002 */ 119255ef4d9SDirk Eibach u16 fpga_features; /* 0x0004 */ 120255ef4d9SDirk Eibach u16 fpga_version; /* 0x0006 */ 121255ef4d9SDirk Eibach u16 reserved_0[5]; /* 0x0008 */ 122255ef4d9SDirk Eibach u16 quad_serdes_reset; /* 0x0012 */ 123255ef4d9SDirk Eibach u16 reserved_1[502]; /* 0x0014 */ 124aba27acfSDirk Eibach struct ihs_fpga_channel ch[32]; /* 0x0400 */ 125aba27acfSDirk Eibach struct ihs_fpga_channel hicb_ch[32]; /* 0x0500 */ 126aba27acfSDirk Eibach u16 reserved_2[7487]; /* 0x0580 */ 127255ef4d9SDirk Eibach u16 reflection_high; /* 0x3ffe */ 1280e60aa85SDirk Eibach }; 129255ef4d9SDirk Eibach #endif 130255ef4d9SDirk Eibach 1312da0fc0dSDirk Eibach #ifdef CONFIG_IOCON 1320e60aa85SDirk Eibach struct ihs_fpga { 1332da0fc0dSDirk Eibach u16 reflection_low; /* 0x0000 */ 1342da0fc0dSDirk Eibach u16 versions; /* 0x0002 */ 1352da0fc0dSDirk Eibach u16 fpga_version; /* 0x0004 */ 1362da0fc0dSDirk Eibach u16 fpga_features; /* 0x0006 */ 13750dcf89dSDirk Eibach u16 reserved_0[1]; /* 0x0008 */ 13850dcf89dSDirk Eibach u16 top_interrupt; /* 0x000a */ 13950dcf89dSDirk Eibach u16 reserved_1[4]; /* 0x000c */ 1400e60aa85SDirk Eibach struct ihs_gpio gpio; /* 0x0014 */ 1412da0fc0dSDirk Eibach u16 mpc3w_control; /* 0x001a */ 14250dcf89dSDirk Eibach u16 reserved_2[2]; /* 0x001c */ 14350dcf89dSDirk Eibach struct ihs_io_ep ep; /* 0x0020 */ 14450dcf89dSDirk Eibach u16 reserved_3[9]; /* 0x002e */ 145071be896SDirk Eibach struct ihs_i2c i2c0; /* 0x0040 */ 14650dcf89dSDirk Eibach u16 reserved_4[10]; /* 0x004c */ 147e50e8968SDirk Eibach u16 mc_int; /* 0x0060 */ 148e50e8968SDirk Eibach u16 mc_int_en; /* 0x0062 */ 149e50e8968SDirk Eibach u16 mc_status; /* 0x0064 */ 150e50e8968SDirk Eibach u16 mc_control; /* 0x0066 */ 151e50e8968SDirk Eibach u16 mc_tx_data; /* 0x0068 */ 152e50e8968SDirk Eibach u16 mc_tx_address; /* 0x006a */ 153e50e8968SDirk Eibach u16 mc_tx_cmd; /* 0x006c */ 154e50e8968SDirk Eibach u16 mc_res; /* 0x006e */ 155e50e8968SDirk Eibach u16 mc_rx_cmd_status; /* 0x0070 */ 156e50e8968SDirk Eibach u16 mc_rx_data; /* 0x0072 */ 15750dcf89dSDirk Eibach u16 reserved_5[69]; /* 0x0074 */ 1582da0fc0dSDirk Eibach u16 reflection_high; /* 0x00fe */ 1597ed45d3dSDirk Eibach struct ihs_osd osd0; /* 0x0100 */ 16050dcf89dSDirk Eibach u16 reserved_6[889]; /* 0x010e */ 1617ed45d3dSDirk Eibach u16 videomem0[2048]; /* 0x0800 */ 16250dcf89dSDirk Eibach }; 16350dcf89dSDirk Eibach #endif 16450dcf89dSDirk Eibach 165*1d2541baSDirk Eibach #if defined(CONFIG_HRCON) || defined(CONFIG_STRIDER_CON_DP) 16650dcf89dSDirk Eibach struct ihs_fpga { 16750dcf89dSDirk Eibach u16 reflection_low; /* 0x0000 */ 16850dcf89dSDirk Eibach u16 versions; /* 0x0002 */ 16950dcf89dSDirk Eibach u16 fpga_version; /* 0x0004 */ 17050dcf89dSDirk Eibach u16 fpga_features; /* 0x0006 */ 17150dcf89dSDirk Eibach u16 reserved_0[1]; /* 0x0008 */ 17250dcf89dSDirk Eibach u16 top_interrupt; /* 0x000a */ 1737ed45d3dSDirk Eibach u16 reserved_1[2]; /* 0x000c */ 1747ed45d3dSDirk Eibach u16 control; /* 0x0010 */ 1757ed45d3dSDirk Eibach u16 extended_control; /* 0x0012 */ 17650dcf89dSDirk Eibach struct ihs_gpio gpio; /* 0x0014 */ 17750dcf89dSDirk Eibach u16 mpc3w_control; /* 0x001a */ 17850dcf89dSDirk Eibach u16 reserved_2[2]; /* 0x001c */ 17950dcf89dSDirk Eibach struct ihs_io_ep ep; /* 0x0020 */ 18050dcf89dSDirk Eibach u16 reserved_3[9]; /* 0x002e */ 181071be896SDirk Eibach struct ihs_i2c i2c0; /* 0x0040 */ 18250dcf89dSDirk Eibach u16 reserved_4[10]; /* 0x004c */ 18350dcf89dSDirk Eibach u16 mc_int; /* 0x0060 */ 18450dcf89dSDirk Eibach u16 mc_int_en; /* 0x0062 */ 18550dcf89dSDirk Eibach u16 mc_status; /* 0x0064 */ 18650dcf89dSDirk Eibach u16 mc_control; /* 0x0066 */ 18750dcf89dSDirk Eibach u16 mc_tx_data; /* 0x0068 */ 18850dcf89dSDirk Eibach u16 mc_tx_address; /* 0x006a */ 18950dcf89dSDirk Eibach u16 mc_tx_cmd; /* 0x006c */ 19050dcf89dSDirk Eibach u16 mc_res; /* 0x006e */ 19150dcf89dSDirk Eibach u16 mc_rx_cmd_status; /* 0x0070 */ 19250dcf89dSDirk Eibach u16 mc_rx_data; /* 0x0072 */ 19350dcf89dSDirk Eibach u16 reserved_5[69]; /* 0x0074 */ 19450dcf89dSDirk Eibach u16 reflection_high; /* 0x00fe */ 1957ed45d3dSDirk Eibach struct ihs_osd osd0; /* 0x0100 */ 1967ed45d3dSDirk Eibach #ifdef CONFIG_SYS_OSD_DH 1977ed45d3dSDirk Eibach u16 reserved_6[57]; /* 0x010e */ 1987ed45d3dSDirk Eibach struct ihs_osd osd1; /* 0x0180 */ 1997ed45d3dSDirk Eibach u16 reserved_7[9]; /* 0x018e */ 2007ed45d3dSDirk Eibach struct ihs_i2c i2c1; /* 0x01a0 */ 2017ed45d3dSDirk Eibach u16 reserved_8[1834]; /* 0x01ac */ 2027ed45d3dSDirk Eibach u16 videomem0[2048]; /* 0x1000 */ 2037ed45d3dSDirk Eibach u16 videomem1[2048]; /* 0x2000 */ 2047ed45d3dSDirk Eibach #else 20550dcf89dSDirk Eibach u16 reserved_6[889]; /* 0x010e */ 2067ed45d3dSDirk Eibach u16 videomem0[2048]; /* 0x0800 */ 2077ed45d3dSDirk Eibach #endif 2080e60aa85SDirk Eibach }; 2092da0fc0dSDirk Eibach #endif 2102da0fc0dSDirk Eibach 211a3f9d6c7SDirk Eibach #ifdef CONFIG_STRIDER_CPU 212a3f9d6c7SDirk Eibach struct ihs_fpga { 213a3f9d6c7SDirk Eibach u16 reflection_low; /* 0x0000 */ 214a3f9d6c7SDirk Eibach u16 versions; /* 0x0002 */ 215a3f9d6c7SDirk Eibach u16 fpga_version; /* 0x0004 */ 216a3f9d6c7SDirk Eibach u16 fpga_features; /* 0x0006 */ 217a3f9d6c7SDirk Eibach u16 reserved_0[1]; /* 0x0008 */ 218a3f9d6c7SDirk Eibach u16 top_interrupt; /* 0x000a */ 219a3f9d6c7SDirk Eibach u16 reserved_1[3]; /* 0x000c */ 220a3f9d6c7SDirk Eibach u16 extended_control; /* 0x0012 */ 221a3f9d6c7SDirk Eibach struct ihs_gpio gpio; /* 0x0014 */ 222a3f9d6c7SDirk Eibach u16 mpc3w_control; /* 0x001a */ 223a3f9d6c7SDirk Eibach u16 reserved_2[2]; /* 0x001c */ 224a3f9d6c7SDirk Eibach struct ihs_io_ep ep; /* 0x0020 */ 225a3f9d6c7SDirk Eibach u16 reserved_3[9]; /* 0x002e */ 226a3f9d6c7SDirk Eibach u16 mc_int; /* 0x0040 */ 227a3f9d6c7SDirk Eibach u16 mc_int_en; /* 0x0042 */ 228a3f9d6c7SDirk Eibach u16 mc_status; /* 0x0044 */ 229a3f9d6c7SDirk Eibach u16 mc_control; /* 0x0046 */ 230a3f9d6c7SDirk Eibach u16 mc_tx_data; /* 0x0048 */ 231a3f9d6c7SDirk Eibach u16 mc_tx_address; /* 0x004a */ 232a3f9d6c7SDirk Eibach u16 mc_tx_cmd; /* 0x004c */ 233a3f9d6c7SDirk Eibach u16 mc_res; /* 0x004e */ 234a3f9d6c7SDirk Eibach u16 mc_rx_cmd_status; /* 0x0050 */ 235a3f9d6c7SDirk Eibach u16 mc_rx_data; /* 0x0052 */ 236a3f9d6c7SDirk Eibach u16 reserved_4[62]; /* 0x0054 */ 237a3f9d6c7SDirk Eibach struct ihs_i2c i2c0; /* 0x00d0 */ 238a3f9d6c7SDirk Eibach }; 239a3f9d6c7SDirk Eibach #endif 240a3f9d6c7SDirk Eibach 241a3f9d6c7SDirk Eibach #ifdef CONFIG_STRIDER_CON 242a3f9d6c7SDirk Eibach struct ihs_fpga { 243a3f9d6c7SDirk Eibach u16 reflection_low; /* 0x0000 */ 244a3f9d6c7SDirk Eibach u16 versions; /* 0x0002 */ 245a3f9d6c7SDirk Eibach u16 fpga_version; /* 0x0004 */ 246a3f9d6c7SDirk Eibach u16 fpga_features; /* 0x0006 */ 247a3f9d6c7SDirk Eibach u16 reserved_0[1]; /* 0x0008 */ 248a3f9d6c7SDirk Eibach u16 top_interrupt; /* 0x000a */ 249a3f9d6c7SDirk Eibach u16 reserved_1[4]; /* 0x000c */ 250a3f9d6c7SDirk Eibach struct ihs_gpio gpio; /* 0x0014 */ 251a3f9d6c7SDirk Eibach u16 mpc3w_control; /* 0x001a */ 252a3f9d6c7SDirk Eibach u16 reserved_2[2]; /* 0x001c */ 253a3f9d6c7SDirk Eibach struct ihs_io_ep ep; /* 0x0020 */ 254a3f9d6c7SDirk Eibach u16 reserved_3[9]; /* 0x002e */ 255a3f9d6c7SDirk Eibach struct ihs_i2c i2c0; /* 0x0040 */ 256a3f9d6c7SDirk Eibach u16 reserved_4[10]; /* 0x004c */ 257a3f9d6c7SDirk Eibach u16 mc_int; /* 0x0060 */ 258a3f9d6c7SDirk Eibach u16 mc_int_en; /* 0x0062 */ 259a3f9d6c7SDirk Eibach u16 mc_status; /* 0x0064 */ 260a3f9d6c7SDirk Eibach u16 mc_control; /* 0x0066 */ 261a3f9d6c7SDirk Eibach u16 mc_tx_data; /* 0x0068 */ 262a3f9d6c7SDirk Eibach u16 mc_tx_address; /* 0x006a */ 263a3f9d6c7SDirk Eibach u16 mc_tx_cmd; /* 0x006c */ 264a3f9d6c7SDirk Eibach u16 mc_res; /* 0x006e */ 265a3f9d6c7SDirk Eibach u16 mc_rx_cmd_status; /* 0x0070 */ 266a3f9d6c7SDirk Eibach u16 mc_rx_data; /* 0x0072 */ 267a3f9d6c7SDirk Eibach u16 reserved_5[70]; /* 0x0074 */ 2687ed45d3dSDirk Eibach struct ihs_osd osd0; /* 0x0100 */ 269a3f9d6c7SDirk Eibach u16 reserved_6[889]; /* 0x010e */ 2707ed45d3dSDirk Eibach u16 videomem0[2048]; /* 0x0800 */ 271a3f9d6c7SDirk Eibach }; 272a3f9d6c7SDirk Eibach #endif 273a3f9d6c7SDirk Eibach 2742da0fc0dSDirk Eibach #ifdef CONFIG_DLVISION_10G 2750e60aa85SDirk Eibach struct ihs_fpga { 2762da0fc0dSDirk Eibach u16 reflection_low; /* 0x0000 */ 2772da0fc0dSDirk Eibach u16 versions; /* 0x0002 */ 2782da0fc0dSDirk Eibach u16 fpga_version; /* 0x0004 */ 2792da0fc0dSDirk Eibach u16 fpga_features; /* 0x0006 */ 2802da0fc0dSDirk Eibach u16 reserved_0[10]; /* 0x0008 */ 2812da0fc0dSDirk Eibach u16 extended_interrupt; /* 0x001c */ 282b46226bdSDirk Eibach u16 reserved_1[29]; /* 0x001e */ 2837749c84eSDirk Eibach u16 mpc3w_control; /* 0x0058 */ 284b46226bdSDirk Eibach u16 reserved_2[3]; /* 0x005a */ 285071be896SDirk Eibach struct ihs_i2c i2c0; /* 0x0060 */ 286071be896SDirk Eibach u16 reserved_3[2]; /* 0x006c */ 287071be896SDirk Eibach struct ihs_i2c i2c1; /* 0x0070 */ 288071be896SDirk Eibach u16 reserved_4[194]; /* 0x007c */ 2897ed45d3dSDirk Eibach struct ihs_osd osd0; /* 0x0200 */ 290071be896SDirk Eibach u16 reserved_5[761]; /* 0x020e */ 2917ed45d3dSDirk Eibach u16 videomem0[2048]; /* 0x0800 */ 2920e60aa85SDirk Eibach }; 2932da0fc0dSDirk Eibach #endif 2942da0fc0dSDirk Eibach 2952da0fc0dSDirk Eibach #endif 296