xref: /rk3399_rockchip-uboot/include/fsl_tgec.h (revision 5f5620ab2679608f94b3a77e51c77d0a770103bd)
1*8225b2fdSShaohui Xie /*
2*8225b2fdSShaohui Xie  * Copyright 2009-2011 Freescale Semiconductor, Inc.
3*8225b2fdSShaohui Xie  *	Dave Liu <daveliu@freescale.com>
4*8225b2fdSShaohui Xie  *
5*8225b2fdSShaohui Xie  * SPDX-License-Identifier:	GPL-2.0+
6*8225b2fdSShaohui Xie  */
7*8225b2fdSShaohui Xie 
8*8225b2fdSShaohui Xie #ifndef __TGEC_H__
9*8225b2fdSShaohui Xie #define __TGEC_H__
10*8225b2fdSShaohui Xie 
11*8225b2fdSShaohui Xie #include <phy.h>
12*8225b2fdSShaohui Xie 
13*8225b2fdSShaohui Xie struct tgec {
14*8225b2fdSShaohui Xie 	/* 10GEC general control and status registers */
15*8225b2fdSShaohui Xie 	u32	tgec_id;	/* Controller ID register */
16*8225b2fdSShaohui Xie 	u32	res0;
17*8225b2fdSShaohui Xie 	u32	command_config;	/* Control and configuration register */
18*8225b2fdSShaohui Xie 	u32	mac_addr_0;	/* Lower 32 bits of 48-bit MAC address */
19*8225b2fdSShaohui Xie 	u32	mac_addr_1;	/* Upper 16 bits of 48-bit MAC address */
20*8225b2fdSShaohui Xie 	u32	maxfrm;		/* Maximum frame length register */
21*8225b2fdSShaohui Xie 	u32	pause_quant;	/* Pause quanta register */
22*8225b2fdSShaohui Xie 	u32	res1[4];
23*8225b2fdSShaohui Xie 	u32	hashtable_ctrl;	/* Hash table control register */
24*8225b2fdSShaohui Xie 	u32	res2[4];
25*8225b2fdSShaohui Xie 	u32	status;		/* MAC status register */
26*8225b2fdSShaohui Xie 	u32	tx_ipg_length;	/* Transmitter inter-packet-gap register */
27*8225b2fdSShaohui Xie 	u32	mac_addr_2;	/* Lower 32 bits of the 2nd 48-bit MAC addr */
28*8225b2fdSShaohui Xie 	u32	mac_addr_3;	/* Upper 16 bits of the 2nd 48-bit MAC addr */
29*8225b2fdSShaohui Xie 	u32	res3[4];
30*8225b2fdSShaohui Xie 	u32	imask;		/* Interrupt mask register */
31*8225b2fdSShaohui Xie 	u32	ievent;		/* Interrupt event register */
32*8225b2fdSShaohui Xie 	u32	res4[6];
33*8225b2fdSShaohui Xie 	/* 10GEC statistics counter registers */
34*8225b2fdSShaohui Xie 	u32	tx_frame_u;	/* Tx frame counter upper */
35*8225b2fdSShaohui Xie 	u32	tx_frame_l;	/* Tx frame counter lower */
36*8225b2fdSShaohui Xie 	u32	rx_frame_u;	/* Rx frame counter upper */
37*8225b2fdSShaohui Xie 	u32	rx_frame_l;	/* Rx frame counter lower */
38*8225b2fdSShaohui Xie 	u32	rx_frame_crc_err_u; /* Rx frame check sequence error upper */
39*8225b2fdSShaohui Xie 	u32	rx_frame_crc_err_l; /* Rx frame check sequence error lower */
40*8225b2fdSShaohui Xie 	u32	rx_align_err_u;	/* Rx alignment error upper */
41*8225b2fdSShaohui Xie 	u32	rx_align_err_l;	/* Rx alignment error lower */
42*8225b2fdSShaohui Xie 	u32	tx_pause_frame_u; /* Tx valid pause frame upper */
43*8225b2fdSShaohui Xie 	u32	tx_pause_frame_l; /* Tx valid pause frame lower */
44*8225b2fdSShaohui Xie 	u32	rx_pause_frame_u; /* Rx valid pause frame upper */
45*8225b2fdSShaohui Xie 	u32	rx_pause_frame_l; /* Rx valid pause frame upper */
46*8225b2fdSShaohui Xie 	u32	rx_long_err_u;	/* Rx too long frame error upper */
47*8225b2fdSShaohui Xie 	u32	rx_long_err_l;	/* Rx too long frame error lower */
48*8225b2fdSShaohui Xie 	u32	rx_frame_err_u;	/* Rx frame length error upper */
49*8225b2fdSShaohui Xie 	u32	rx_frame_err_l;	/* Rx frame length error lower */
50*8225b2fdSShaohui Xie 	u32	tx_vlan_u;	/* Tx VLAN frame upper */
51*8225b2fdSShaohui Xie 	u32	tx_vlan_l;	/* Tx VLAN frame lower */
52*8225b2fdSShaohui Xie 	u32	rx_vlan_u;	/* Rx VLAN frame upper */
53*8225b2fdSShaohui Xie 	u32	rx_vlan_l;	/* Rx VLAN frame lower */
54*8225b2fdSShaohui Xie 	u32	tx_oct_u;	/* Tx octets upper */
55*8225b2fdSShaohui Xie 	u32	tx_oct_l;	/* Tx octets lower */
56*8225b2fdSShaohui Xie 	u32	rx_oct_u;	/* Rx octets upper */
57*8225b2fdSShaohui Xie 	u32	rx_oct_l;	/* Rx octets lower */
58*8225b2fdSShaohui Xie 	u32	rx_uni_u;	/* Rx unicast frame upper */
59*8225b2fdSShaohui Xie 	u32	rx_uni_l;	/* Rx unicast frame lower */
60*8225b2fdSShaohui Xie 	u32	rx_multi_u;	/* Rx multicast frame upper */
61*8225b2fdSShaohui Xie 	u32	rx_multi_l;	/* Rx multicast frame lower */
62*8225b2fdSShaohui Xie 	u32	rx_brd_u;	/* Rx broadcast frame upper */
63*8225b2fdSShaohui Xie 	u32	rx_brd_l;	/* Rx broadcast frame lower */
64*8225b2fdSShaohui Xie 	u32	tx_frame_err_u;	/* Tx frame error upper */
65*8225b2fdSShaohui Xie 	u32	tx_frame_err_l;	/* Tx frame error lower */
66*8225b2fdSShaohui Xie 	u32	tx_uni_u;	/* Tx unicast frame upper */
67*8225b2fdSShaohui Xie 	u32	tx_uni_l;	/* Tx unicast frame lower */
68*8225b2fdSShaohui Xie 	u32	tx_multi_u;	/* Tx multicast frame upper */
69*8225b2fdSShaohui Xie 	u32	tx_multi_l;	/* Tx multicast frame lower */
70*8225b2fdSShaohui Xie 	u32	tx_brd_u;	/* Tx broadcast frame upper */
71*8225b2fdSShaohui Xie 	u32	tx_brd_l;	/* Tx broadcast frame lower */
72*8225b2fdSShaohui Xie 	u32	rx_drop_u;	/* Rx dropped packets upper */
73*8225b2fdSShaohui Xie 	u32	rx_drop_l;	/* Rx dropped packets lower */
74*8225b2fdSShaohui Xie 	u32	rx_eoct_u;	/* Rx ethernet octets upper */
75*8225b2fdSShaohui Xie 	u32	rx_eoct_l;	/* Rx ethernet octets lower */
76*8225b2fdSShaohui Xie 	u32	rx_pkt_u;	/* Rx packets upper */
77*8225b2fdSShaohui Xie 	u32	rx_pkt_l;	/* Rx packets lower */
78*8225b2fdSShaohui Xie 	u32	tx_undsz_u;	/* Undersized packet upper */
79*8225b2fdSShaohui Xie 	u32	tx_undsz_l;	/* Undersized packet lower */
80*8225b2fdSShaohui Xie 	u32	rx_64_u;	/* Rx 64 oct packet upper */
81*8225b2fdSShaohui Xie 	u32	rx_64_l;	/* Rx 64 oct packet lower */
82*8225b2fdSShaohui Xie 	u32	rx_127_u;	/* Rx 65 to 127 oct packet upper */
83*8225b2fdSShaohui Xie 	u32	rx_127_l;	/* Rx 65 to 127 oct packet lower */
84*8225b2fdSShaohui Xie 	u32	rx_255_u;	/* Rx 128 to 255 oct packet upper */
85*8225b2fdSShaohui Xie 	u32	rx_255_l;	/* Rx 128 to 255 oct packet lower */
86*8225b2fdSShaohui Xie 	u32	rx_511_u;	/* Rx 256 to 511 oct packet upper */
87*8225b2fdSShaohui Xie 	u32	rx_511_l;	/* Rx 256 to 511 oct packet lower */
88*8225b2fdSShaohui Xie 	u32	rx_1023_u;	/* Rx 512 to 1023 oct packet upper */
89*8225b2fdSShaohui Xie 	u32	rx_1023_l;	/* Rx 512 to 1023 oct packet lower */
90*8225b2fdSShaohui Xie 	u32	rx_1518_u;	/* Rx 1024 to 1518 oct packet upper */
91*8225b2fdSShaohui Xie 	u32	rx_1518_l;	/* Rx 1024 to 1518 oct packet lower */
92*8225b2fdSShaohui Xie 	u32	rx_1519_u;	/* Rx 1519 to max oct packet upper */
93*8225b2fdSShaohui Xie 	u32	rx_1519_l;	/* Rx 1519 to max oct packet lower */
94*8225b2fdSShaohui Xie 	u32	tx_oversz_u;	/* oversized packet upper */
95*8225b2fdSShaohui Xie 	u32	tx_oversz_l;	/* oversized packet lower */
96*8225b2fdSShaohui Xie 	u32	tx_jabber_u;	/* Jabber packet upper */
97*8225b2fdSShaohui Xie 	u32	tx_jabber_l;	/* Jabber packet lower */
98*8225b2fdSShaohui Xie 	u32	tx_frag_u;	/* Fragment packet upper */
99*8225b2fdSShaohui Xie 	u32	tx_frag_l;	/* Fragment packet lower */
100*8225b2fdSShaohui Xie 	u32	rx_err_u;	/* Rx frame error upper */
101*8225b2fdSShaohui Xie 	u32	rx_err_l;	/* Rx frame error lower */
102*8225b2fdSShaohui Xie 	u32	res5[0x39a];
103*8225b2fdSShaohui Xie };
104*8225b2fdSShaohui Xie 
105*8225b2fdSShaohui Xie /* EC10G_ID - 10-gigabit ethernet MAC controller ID */
106*8225b2fdSShaohui Xie #define EC10G_ID_VER_MASK	0x0000ff00
107*8225b2fdSShaohui Xie #define EC10G_ID_VER_SHIFT	8
108*8225b2fdSShaohui Xie #define EC10G_ID_REV_MASK	0x000000ff
109*8225b2fdSShaohui Xie 
110*8225b2fdSShaohui Xie /* COMMAND_CONFIG - command and configuration register */
111*8225b2fdSShaohui Xie #define TGEC_CMD_CFG_EN_TIMESTAMP	0x00100000 /* enable IEEE1588 */
112*8225b2fdSShaohui Xie #define TGEC_CMD_CFG_TX_ADDR_INS_SEL	0x00080000 /* Tx mac addr w/ second */
113*8225b2fdSShaohui Xie #define TGEC_CMD_CFG_NO_LEN_CHK		0x00020000 /* payload len chk disable */
114*8225b2fdSShaohui Xie #define TGEC_CMD_CFG_SEND_IDLE		0x00010000 /* send XGMII idle seqs */
115*8225b2fdSShaohui Xie #define TGEC_CMD_CFG_RX_ER_DISC		0x00004000 /* Rx err frm discard enb */
116*8225b2fdSShaohui Xie #define TGEC_CMD_CFG_CMD_FRM_EN		0x00002000 /* CMD frame RX enable */
117*8225b2fdSShaohui Xie #define TGEC_CMD_CFG_STAT_CLR		0x00001000 /* clear stats */
118*8225b2fdSShaohui Xie #define TGEC_CMD_CFG_TX_ADDR_INS	0x00000200 /* overwrite src MAC addr */
119*8225b2fdSShaohui Xie #define TGEC_CMD_CFG_PAUSE_IGNORE	0x00000100 /* ignore pause frames */
120*8225b2fdSShaohui Xie #define TGEC_CMD_CFG_PAUSE_FWD		0x00000080 /* fwd pause frames */
121*8225b2fdSShaohui Xie #define TGEC_CMD_CFG_CRC_FWD		0x00000040 /* fwd Rx CRC frames */
122*8225b2fdSShaohui Xie #define TGEC_CMD_CFG_PAD_EN		0x00000020 /* MAC remove Rx padding */
123*8225b2fdSShaohui Xie #define TGEC_CMD_CFG_PROM_EN		0x00000010 /* promiscuous mode enable */
124*8225b2fdSShaohui Xie #define TGEC_CMD_CFG_WAN_MODE		0x00000008 /* WAN mode enable */
125*8225b2fdSShaohui Xie #define TGEC_CMD_CFG_RX_EN		0x00000002 /* MAC Rx path enable */
126*8225b2fdSShaohui Xie #define TGEC_CMD_CFG_TX_EN		0x00000001 /* MAC Tx path enable */
127*8225b2fdSShaohui Xie #define TGEC_CMD_CFG_RXTX_EN	(TGEC_CMD_CFG_RX_EN | TGEC_CMD_CFG_TX_EN)
128*8225b2fdSShaohui Xie 
129*8225b2fdSShaohui Xie /* HASHTABLE_CTRL - Hashtable control register */
130*8225b2fdSShaohui Xie #define HASHTABLE_CTRL_MCAST_EN	0x00000200 /* enable mulitcast Rx hash */
131*8225b2fdSShaohui Xie #define HASHTABLE_CTRL_ADDR_MASK	0x000001ff
132*8225b2fdSShaohui Xie 
133*8225b2fdSShaohui Xie /* TX_IPG_LENGTH - Transmit inter-packet gap length register */
134*8225b2fdSShaohui Xie #define TX_IPG_LENGTH_IPG_LEN_MASK	0x000003ff
135*8225b2fdSShaohui Xie 
136*8225b2fdSShaohui Xie /* IMASK - interrupt mask register */
137*8225b2fdSShaohui Xie #define IMASK_MDIO_SCAN_EVENT	0x00010000 /* MDIO scan event mask */
138*8225b2fdSShaohui Xie #define IMASK_MDIO_CMD_CMPL	0x00008000 /* MDIO cmd completion mask */
139*8225b2fdSShaohui Xie #define IMASK_REM_FAULT		0x00004000 /* remote fault mask */
140*8225b2fdSShaohui Xie #define IMASK_LOC_FAULT		0x00002000 /* local fault mask */
141*8225b2fdSShaohui Xie #define IMASK_TX_ECC_ER		0x00001000 /* Tx frame ECC error mask */
142*8225b2fdSShaohui Xie #define IMASK_TX_FIFO_UNFL	0x00000800 /* Tx FIFO underflow mask */
143*8225b2fdSShaohui Xie #define IMASK_TX_ER		0x00000200 /* Tx frame error mask */
144*8225b2fdSShaohui Xie #define IMASK_RX_FIFO_OVFL	0x00000100 /* Rx FIFO overflow mask */
145*8225b2fdSShaohui Xie #define IMASK_RX_ECC_ER		0x00000080 /* Rx frame ECC error mask */
146*8225b2fdSShaohui Xie #define IMASK_RX_JAB_FRM	0x00000040 /* Rx jabber frame mask */
147*8225b2fdSShaohui Xie #define IMASK_RX_OVRSZ_FRM	0x00000020 /* Rx oversized frame mask */
148*8225b2fdSShaohui Xie #define IMASK_RX_RUNT_FRM	0x00000010 /* Rx runt frame mask */
149*8225b2fdSShaohui Xie #define IMASK_RX_FRAG_FRM	0x00000008 /* Rx fragment frame mask */
150*8225b2fdSShaohui Xie #define IMASK_RX_LEN_ER		0x00000004 /* Rx payload length error mask */
151*8225b2fdSShaohui Xie #define IMASK_RX_CRC_ER		0x00000002 /* Rx CRC error mask */
152*8225b2fdSShaohui Xie #define IMASK_RX_ALIGN_ER	0x00000001 /* Rx alignment error mask */
153*8225b2fdSShaohui Xie 
154*8225b2fdSShaohui Xie #define IMASK_MASK_ALL		0x00000000
155*8225b2fdSShaohui Xie 
156*8225b2fdSShaohui Xie /* IEVENT - interrupt event register */
157*8225b2fdSShaohui Xie #define IEVENT_MDIO_SCAN_EVENT	0x00010000 /* MDIO scan event */
158*8225b2fdSShaohui Xie #define IEVENT_MDIO_CMD_CMPL	0x00008000 /* MDIO cmd completion */
159*8225b2fdSShaohui Xie #define IEVENT_REM_FAULT	0x00004000 /* remote fault */
160*8225b2fdSShaohui Xie #define IEVENT_LOC_FAULT	0x00002000 /* local fault */
161*8225b2fdSShaohui Xie #define IEVENT_TX_ECC_ER	0x00001000 /* Tx frame ECC error */
162*8225b2fdSShaohui Xie #define IEVENT_TX_FIFO_UNFL	0x00000800 /* Tx FIFO underflow */
163*8225b2fdSShaohui Xie #define IEVENT_TX_ER		0x00000200 /* Tx frame error */
164*8225b2fdSShaohui Xie #define IEVENT_RX_FIFO_OVFL	0x00000100 /* Rx FIFO overflow */
165*8225b2fdSShaohui Xie #define IEVENT_RX_ECC_ER	0x00000080 /* Rx frame ECC error */
166*8225b2fdSShaohui Xie #define IEVENT_RX_JAB_FRM	0x00000040 /* Rx jabber frame */
167*8225b2fdSShaohui Xie #define IEVENT_RX_OVRSZ_FRM	0x00000020 /* Rx oversized frame */
168*8225b2fdSShaohui Xie #define IEVENT_RX_RUNT_FRM	0x00000010 /* Rx runt frame */
169*8225b2fdSShaohui Xie #define IEVENT_RX_FRAG_FRM	0x00000008 /* Rx fragment frame */
170*8225b2fdSShaohui Xie #define IEVENT_RX_LEN_ER	0x00000004 /* Rx payload length error */
171*8225b2fdSShaohui Xie #define IEVENT_RX_CRC_ER	0x00000002 /* Rx CRC error */
172*8225b2fdSShaohui Xie #define IEVENT_RX_ALIGN_ER	0x00000001 /* Rx alignment error */
173*8225b2fdSShaohui Xie 
174*8225b2fdSShaohui Xie #define IEVENT_CLEAR_ALL	0xffffffff
175*8225b2fdSShaohui Xie 
176*8225b2fdSShaohui Xie struct tgec_mdio_controller {
177*8225b2fdSShaohui Xie 	u32	res0[0xc];
178*8225b2fdSShaohui Xie 	u32	mdio_stat;	/* MDIO configuration and status */
179*8225b2fdSShaohui Xie 	u32	mdio_ctl;	/* MDIO control */
180*8225b2fdSShaohui Xie 	u32	mdio_data;	/* MDIO data */
181*8225b2fdSShaohui Xie 	u32	mdio_addr;	/* MDIO address */
182*8225b2fdSShaohui Xie };
183*8225b2fdSShaohui Xie 
184*8225b2fdSShaohui Xie #define MDIO_STAT_CLKDIV(x)	(((x>>1) & 0xff) << 8)
185*8225b2fdSShaohui Xie #define MDIO_STAT_BSY		(1 << 0)
186*8225b2fdSShaohui Xie #define MDIO_STAT_RD_ER		(1 << 1)
187*8225b2fdSShaohui Xie #define MDIO_CTL_DEV_ADDR(x)	(x & 0x1f)
188*8225b2fdSShaohui Xie #define MDIO_CTL_PORT_ADDR(x)	((x & 0x1f) << 5)
189*8225b2fdSShaohui Xie #define MDIO_CTL_PRE_DIS	(1 << 10)
190*8225b2fdSShaohui Xie #define MDIO_CTL_SCAN_EN	(1 << 11)
191*8225b2fdSShaohui Xie #define MDIO_CTL_POST_INC	(1 << 14)
192*8225b2fdSShaohui Xie #define MDIO_CTL_READ		(1 << 15)
193*8225b2fdSShaohui Xie 
194*8225b2fdSShaohui Xie #define MDIO_DATA(x)		(x & 0xffff)
195*8225b2fdSShaohui Xie #define MDIO_DATA_BSY		(1 << 31)
196*8225b2fdSShaohui Xie 
197*8225b2fdSShaohui Xie struct fsl_enet_mac;
198*8225b2fdSShaohui Xie 
199*8225b2fdSShaohui Xie void init_tgec(struct fsl_enet_mac *mac, void *base, void *phyregs,
200*8225b2fdSShaohui Xie 		int max_rx_len);
201*8225b2fdSShaohui Xie 
202*8225b2fdSShaohui Xie #endif
203