148ef0d2aSRuchika Gupta /* 248ef0d2aSRuchika Gupta * Common internal memory map for some Freescale SoCs 348ef0d2aSRuchika Gupta * 448ef0d2aSRuchika Gupta * Copyright 2014 Freescale Semiconductor, Inc. 548ef0d2aSRuchika Gupta * 648ef0d2aSRuchika Gupta */ 748ef0d2aSRuchika Gupta 848ef0d2aSRuchika Gupta #ifndef __FSL_SEC_H 948ef0d2aSRuchika Gupta #define __FSL_SEC_H 1048ef0d2aSRuchika Gupta 1148ef0d2aSRuchika Gupta #include <common.h> 1248ef0d2aSRuchika Gupta #include <asm/io.h> 1348ef0d2aSRuchika Gupta 14028dbb8dSRuchika Gupta #ifdef CONFIG_SYS_FSL_SEC_LE 15028dbb8dSRuchika Gupta #define sec_in32(a) in_le32(a) 16028dbb8dSRuchika Gupta #define sec_out32(a, v) out_le32(a, v) 17028dbb8dSRuchika Gupta #define sec_in16(a) in_le16(a) 18028dbb8dSRuchika Gupta #define sec_clrbits32 clrbits_le32 19028dbb8dSRuchika Gupta #define sec_setbits32 setbits_le32 20028dbb8dSRuchika Gupta #elif defined(CONFIG_SYS_FSL_SEC_BE) 21028dbb8dSRuchika Gupta #define sec_in32(a) in_be32(a) 22028dbb8dSRuchika Gupta #define sec_out32(a, v) out_be32(a, v) 23028dbb8dSRuchika Gupta #define sec_in16(a) in_be16(a) 24028dbb8dSRuchika Gupta #define sec_clrbits32 clrbits_be32 25028dbb8dSRuchika Gupta #define sec_setbits32 setbits_be32 26028dbb8dSRuchika Gupta #else 27028dbb8dSRuchika Gupta #error Neither CONFIG_SYS_FSL_SEC_LE nor CONFIG_SYS_FSL_SEC_BE is defined 28028dbb8dSRuchika Gupta #endif 29028dbb8dSRuchika Gupta 3048ef0d2aSRuchika Gupta /* Security Engine Block (MS = Most Sig., LS = Least Sig.) */ 3148ef0d2aSRuchika Gupta #if CONFIG_SYS_FSL_SEC_COMPAT >= 4 32c5de15cbSRuchika Gupta /* RNG4 TRNG test registers */ 33c5de15cbSRuchika Gupta struct rng4tst { 34c5de15cbSRuchika Gupta #define RTMCTL_PRGM 0x00010000 /* 1 -> program mode, 0 -> run mode */ 35*c4065517SAlex Porosanu #define RTMCTL_SAMP_MODE_VON_NEUMANN_ES_SC 0 /* use von Neumann data in 36*c4065517SAlex Porosanu both entropy shifter and 37*c4065517SAlex Porosanu statistical checker */ 38*c4065517SAlex Porosanu #define RTMCTL_SAMP_MODE_RAW_ES_SC 1 /* use raw data in both 39*c4065517SAlex Porosanu entropy shifter and 40*c4065517SAlex Porosanu statistical checker */ 41*c4065517SAlex Porosanu #define RTMCTL_SAMP_MODE_VON_NEUMANN_ES_RAW_SC 2 /* use von Neumann data in 42*c4065517SAlex Porosanu entropy shifter, raw data 43*c4065517SAlex Porosanu in statistical checker */ 44*c4065517SAlex Porosanu #define RTMCTL_SAMP_MODE_INVALID 3 /* invalid combination */ 45c5de15cbSRuchika Gupta u32 rtmctl; /* misc. control register */ 46c5de15cbSRuchika Gupta u32 rtscmisc; /* statistical check misc. register */ 47c5de15cbSRuchika Gupta u32 rtpkrrng; /* poker range register */ 4817649e1bSAlex Porosanu #define RTSDCTL_ENT_DLY_MIN 3200 49c5de15cbSRuchika Gupta #define RTSDCTL_ENT_DLY_MAX 12800 50c5de15cbSRuchika Gupta union { 51c5de15cbSRuchika Gupta u32 rtpkrmax; /* PRGM=1: poker max. limit register */ 52c5de15cbSRuchika Gupta u32 rtpkrsq; /* PRGM=0: poker square calc. result register */ 53c5de15cbSRuchika Gupta }; 54c5de15cbSRuchika Gupta #define RTSDCTL_ENT_DLY_SHIFT 16 55c5de15cbSRuchika Gupta #define RTSDCTL_ENT_DLY_MASK (0xffff << RTSDCTL_ENT_DLY_SHIFT) 56c5de15cbSRuchika Gupta u32 rtsdctl; /* seed control register */ 57c5de15cbSRuchika Gupta union { 58c5de15cbSRuchika Gupta u32 rtsblim; /* PRGM=1: sparse bit limit register */ 59c5de15cbSRuchika Gupta u32 rttotsam; /* PRGM=0: total samples register */ 60c5de15cbSRuchika Gupta }; 61c5de15cbSRuchika Gupta u32 rtfreqmin; /* frequency count min. limit register */ 62026a3f1bSAlex Porosanu #define RTFRQMAX_DISABLE (1 << 20) 63c5de15cbSRuchika Gupta union { 64c5de15cbSRuchika Gupta u32 rtfreqmax; /* PRGM=1: freq. count max. limit register */ 65c5de15cbSRuchika Gupta u32 rtfreqcnt; /* PRGM=0: freq. count register */ 66c5de15cbSRuchika Gupta }; 67c5de15cbSRuchika Gupta u32 rsvd1[40]; 68c5de15cbSRuchika Gupta #define RNG_STATE0_HANDLE_INSTANTIATED 0x00000001 69c5de15cbSRuchika Gupta u32 rdsta; /*RNG DRNG Status Register*/ 70c5de15cbSRuchika Gupta u32 rsvd2[15]; 71c5de15cbSRuchika Gupta }; 72c5de15cbSRuchika Gupta 7348ef0d2aSRuchika Gupta typedef struct ccsr_sec { 7448ef0d2aSRuchika Gupta u32 res0; 7548ef0d2aSRuchika Gupta u32 mcfgr; /* Master CFG Register */ 7648ef0d2aSRuchika Gupta u8 res1[0x4]; 7748ef0d2aSRuchika Gupta u32 scfgr; 7848ef0d2aSRuchika Gupta struct { 7948ef0d2aSRuchika Gupta u32 ms; /* Job Ring LIODN Register, MS */ 8048ef0d2aSRuchika Gupta u32 ls; /* Job Ring LIODN Register, LS */ 8148ef0d2aSRuchika Gupta } jrliodnr[4]; 8248ef0d2aSRuchika Gupta u8 res2[0x2c]; 8348ef0d2aSRuchika Gupta u32 jrstartr; /* Job Ring Start Register */ 8448ef0d2aSRuchika Gupta struct { 8548ef0d2aSRuchika Gupta u32 ms; /* RTIC LIODN Register, MS */ 8648ef0d2aSRuchika Gupta u32 ls; /* RTIC LIODN Register, LS */ 8748ef0d2aSRuchika Gupta } rticliodnr[4]; 8848ef0d2aSRuchika Gupta u8 res3[0x1c]; 8948ef0d2aSRuchika Gupta u32 decorr; /* DECO Request Register */ 9048ef0d2aSRuchika Gupta struct { 9148ef0d2aSRuchika Gupta u32 ms; /* DECO LIODN Register, MS */ 9248ef0d2aSRuchika Gupta u32 ls; /* DECO LIODN Register, LS */ 9348ef0d2aSRuchika Gupta } decoliodnr[8]; 9448ef0d2aSRuchika Gupta u8 res4[0x40]; 9548ef0d2aSRuchika Gupta u32 dar; /* DECO Avail Register */ 9648ef0d2aSRuchika Gupta u32 drr; /* DECO Reset Register */ 97c5de15cbSRuchika Gupta u8 res5[0x4d8]; 98c5de15cbSRuchika Gupta struct rng4tst rng; /* RNG Registers */ 99c5de15cbSRuchika Gupta u8 res11[0x8a0]; 10048ef0d2aSRuchika Gupta u32 crnr_ms; /* CHA Revision Number Register, MS */ 10148ef0d2aSRuchika Gupta u32 crnr_ls; /* CHA Revision Number Register, LS */ 10248ef0d2aSRuchika Gupta u32 ctpr_ms; /* Compile Time Parameters Register, MS */ 10348ef0d2aSRuchika Gupta u32 ctpr_ls; /* Compile Time Parameters Register, LS */ 10448ef0d2aSRuchika Gupta u8 res6[0x10]; 10548ef0d2aSRuchika Gupta u32 far_ms; /* Fault Address Register, MS */ 10648ef0d2aSRuchika Gupta u32 far_ls; /* Fault Address Register, LS */ 10748ef0d2aSRuchika Gupta u32 falr; /* Fault Address LIODN Register */ 10848ef0d2aSRuchika Gupta u32 fadr; /* Fault Address Detail Register */ 10948ef0d2aSRuchika Gupta u8 res7[0x4]; 11048ef0d2aSRuchika Gupta u32 csta; /* CAAM Status Register */ 11148ef0d2aSRuchika Gupta u8 res8[0x8]; 11248ef0d2aSRuchika Gupta u32 rvid; /* Run Time Integrity Checking Version ID Reg.*/ 11348ef0d2aSRuchika Gupta u32 ccbvid; /* CHA Cluster Block Version ID Register */ 11448ef0d2aSRuchika Gupta u32 chavid_ms; /* CHA Version ID Register, MS */ 11548ef0d2aSRuchika Gupta u32 chavid_ls; /* CHA Version ID Register, LS */ 11648ef0d2aSRuchika Gupta u32 chanum_ms; /* CHA Number Register, MS */ 11748ef0d2aSRuchika Gupta u32 chanum_ls; /* CHA Number Register, LS */ 11848ef0d2aSRuchika Gupta u32 secvid_ms; /* SEC Version ID Register, MS */ 11948ef0d2aSRuchika Gupta u32 secvid_ls; /* SEC Version ID Register, LS */ 12048ef0d2aSRuchika Gupta u8 res9[0x6020]; 12148ef0d2aSRuchika Gupta u32 qilcr_ms; /* Queue Interface LIODN CFG Register, MS */ 12248ef0d2aSRuchika Gupta u32 qilcr_ls; /* Queue Interface LIODN CFG Register, LS */ 12348ef0d2aSRuchika Gupta u8 res10[0x8fd8]; 12448ef0d2aSRuchika Gupta } ccsr_sec_t; 12548ef0d2aSRuchika Gupta 12648ef0d2aSRuchika Gupta #define SEC_CTPR_MS_AXI_LIODN 0x08000000 12748ef0d2aSRuchika Gupta #define SEC_CTPR_MS_QI 0x02000000 12848ef0d2aSRuchika Gupta #define SEC_CTPR_MS_VIRT_EN_INCL 0x00000001 12948ef0d2aSRuchika Gupta #define SEC_CTPR_MS_VIRT_EN_POR 0x00000002 13048ef0d2aSRuchika Gupta #define SEC_RVID_MA 0x0f000000 13148ef0d2aSRuchika Gupta #define SEC_CHANUM_MS_JRNUM_MASK 0xf0000000 13248ef0d2aSRuchika Gupta #define SEC_CHANUM_MS_JRNUM_SHIFT 28 13348ef0d2aSRuchika Gupta #define SEC_CHANUM_MS_DECONUM_MASK 0x0f000000 13448ef0d2aSRuchika Gupta #define SEC_CHANUM_MS_DECONUM_SHIFT 24 13548ef0d2aSRuchika Gupta #define SEC_SECVID_MS_IPID_MASK 0xffff0000 13648ef0d2aSRuchika Gupta #define SEC_SECVID_MS_IPID_SHIFT 16 13748ef0d2aSRuchika Gupta #define SEC_SECVID_MS_MAJ_REV_MASK 0x0000ff00 13848ef0d2aSRuchika Gupta #define SEC_SECVID_MS_MAJ_REV_SHIFT 8 13948ef0d2aSRuchika Gupta #define SEC_CCBVID_ERA_MASK 0xff000000 14048ef0d2aSRuchika Gupta #define SEC_CCBVID_ERA_SHIFT 24 14148ef0d2aSRuchika Gupta #define SEC_SCFGR_RDBENABLE 0x00000400 14248ef0d2aSRuchika Gupta #define SEC_SCFGR_VIRT_EN 0x00008000 14348ef0d2aSRuchika Gupta #define SEC_CHAVID_LS_RNG_SHIFT 16 14448ef0d2aSRuchika Gupta #define SEC_CHAVID_RNG_LS_MASK 0x000f0000 145b9eebfadSRuchika Gupta 146b9eebfadSRuchika Gupta #define CONFIG_JRSTARTR_JR0 0x00000001 147b9eebfadSRuchika Gupta 148b9eebfadSRuchika Gupta struct jr_regs { 1490200020bSRaul Cardenas #if defined(CONFIG_SYS_FSL_SEC_LE) && !defined(CONFIG_MX6) 150b9eebfadSRuchika Gupta u32 irba_l; 151b9eebfadSRuchika Gupta u32 irba_h; 152b9eebfadSRuchika Gupta #else 153b9eebfadSRuchika Gupta u32 irba_h; 154b9eebfadSRuchika Gupta u32 irba_l; 155b9eebfadSRuchika Gupta #endif 156b9eebfadSRuchika Gupta u32 rsvd1; 157b9eebfadSRuchika Gupta u32 irs; 158b9eebfadSRuchika Gupta u32 rsvd2; 159b9eebfadSRuchika Gupta u32 irsa; 160b9eebfadSRuchika Gupta u32 rsvd3; 161b9eebfadSRuchika Gupta u32 irja; 1620200020bSRaul Cardenas #if defined(CONFIG_SYS_FSL_SEC_LE) && !defined(CONFIG_MX6) 163b9eebfadSRuchika Gupta u32 orba_l; 164b9eebfadSRuchika Gupta u32 orba_h; 165b9eebfadSRuchika Gupta #else 166b9eebfadSRuchika Gupta u32 orba_h; 167b9eebfadSRuchika Gupta u32 orba_l; 168b9eebfadSRuchika Gupta #endif 169b9eebfadSRuchika Gupta u32 rsvd4; 170b9eebfadSRuchika Gupta u32 ors; 171b9eebfadSRuchika Gupta u32 rsvd5; 172b9eebfadSRuchika Gupta u32 orjr; 173b9eebfadSRuchika Gupta u32 rsvd6; 174b9eebfadSRuchika Gupta u32 orsf; 175b9eebfadSRuchika Gupta u32 rsvd7; 176b9eebfadSRuchika Gupta u32 jrsta; 177b9eebfadSRuchika Gupta u32 rsvd8; 178b9eebfadSRuchika Gupta u32 jrint; 179b9eebfadSRuchika Gupta u32 jrcfg0; 180b9eebfadSRuchika Gupta u32 jrcfg1; 181b9eebfadSRuchika Gupta u32 rsvd9; 182b9eebfadSRuchika Gupta u32 irri; 183b9eebfadSRuchika Gupta u32 rsvd10; 184b9eebfadSRuchika Gupta u32 orwi; 185b9eebfadSRuchika Gupta u32 rsvd11; 186b9eebfadSRuchika Gupta u32 jrcr; 187b9eebfadSRuchika Gupta }; 188b9eebfadSRuchika Gupta 18994e3c8c4Sgaurav rana /* 19094e3c8c4Sgaurav rana * Scatter Gather Entry - Specifies the the Scatter Gather Format 19194e3c8c4Sgaurav rana * related information 19294e3c8c4Sgaurav rana */ 19394e3c8c4Sgaurav rana struct sg_entry { 19433d5156fSTom Rini #if defined(CONFIG_SYS_FSL_SEC_LE) && !defined(CONFIG_MX6) 19594e3c8c4Sgaurav rana uint32_t addr_lo; /* Memory Address - lo */ 19694e3c8c4Sgaurav rana uint16_t addr_hi; /* Memory Address of start of buffer - hi */ 19794e3c8c4Sgaurav rana uint16_t reserved_zero; 19894e3c8c4Sgaurav rana #else 19994e3c8c4Sgaurav rana uint16_t reserved_zero; 20094e3c8c4Sgaurav rana uint16_t addr_hi; /* Memory Address of start of buffer - hi */ 20194e3c8c4Sgaurav rana uint32_t addr_lo; /* Memory Address - lo */ 20294e3c8c4Sgaurav rana #endif 20394e3c8c4Sgaurav rana 20494e3c8c4Sgaurav rana uint32_t len_flag; /* Length of the data in the frame */ 20594e3c8c4Sgaurav rana #define SG_ENTRY_LENGTH_MASK 0x3FFFFFFF 20694e3c8c4Sgaurav rana #define SG_ENTRY_EXTENSION_BIT 0x80000000 20794e3c8c4Sgaurav rana #define SG_ENTRY_FINAL_BIT 0x40000000 20894e3c8c4Sgaurav rana uint32_t bpid_offset; 20994e3c8c4Sgaurav rana #define SG_ENTRY_BPID_MASK 0x00FF0000 21094e3c8c4Sgaurav rana #define SG_ENTRY_BPID_SHIFT 16 21194e3c8c4Sgaurav rana #define SG_ENTRY_OFFSET_MASK 0x00001FFF 21294e3c8c4Sgaurav rana #define SG_ENTRY_OFFSET_SHIFT 0 21394e3c8c4Sgaurav rana }; 21494e3c8c4Sgaurav rana 2150200020bSRaul Cardenas #ifdef CONFIG_MX6 2160200020bSRaul Cardenas /* CAAM Job Ring 0 Registers */ 2170200020bSRaul Cardenas /* Secure Memory Partition Owner register */ 2180200020bSRaul Cardenas #define SMCSJR_PO (3 << 6) 2190200020bSRaul Cardenas /* JR Allocation Error */ 2200200020bSRaul Cardenas #define SMCSJR_AERR (3 << 12) 2210200020bSRaul Cardenas /* Secure memory partition 0 page 0 owner register */ 2220200020bSRaul Cardenas #define CAAM_SMPO_0 CONFIG_SYS_FSL_SEC_ADDR + 0x1FBC 2230200020bSRaul Cardenas /* Secure memory command register */ 2240200020bSRaul Cardenas #define CAAM_SMCJR0 CONFIG_SYS_FSL_SEC_ADDR + 0x10f4 2250200020bSRaul Cardenas /* Secure memory command status register */ 2260200020bSRaul Cardenas #define CAAM_SMCSJR0 CONFIG_SYS_FSL_SEC_ADDR + 0x10fc 2270200020bSRaul Cardenas /* Secure memory access permissions register */ 2280200020bSRaul Cardenas #define CAAM_SMAPJR0(y) (CONFIG_SYS_FSL_SEC_ADDR + 0x1104 + y*16) 2290200020bSRaul Cardenas /* Secure memory access group 2 register */ 2300200020bSRaul Cardenas #define CAAM_SMAG2JR0(y) (CONFIG_SYS_FSL_SEC_ADDR + 0x1108 + y*16) 2310200020bSRaul Cardenas /* Secure memory access group 1 register */ 2320200020bSRaul Cardenas #define CAAM_SMAG1JR0(y) (CONFIG_SYS_FSL_SEC_ADDR + 0x110C + y*16) 2330200020bSRaul Cardenas 2340200020bSRaul Cardenas /* Commands and macros for secure memory */ 2350200020bSRaul Cardenas #define CMD_PAGE_ALLOC 0x1 2360200020bSRaul Cardenas #define CMD_PAGE_DEALLOC 0x2 2370200020bSRaul Cardenas #define CMD_PART_DEALLOC 0x3 2380200020bSRaul Cardenas #define CMD_INQUIRY 0x5 2390200020bSRaul Cardenas #define CMD_COMPLETE (3 << 14) 2400200020bSRaul Cardenas #define PAGE_AVAILABLE 0 2410200020bSRaul Cardenas #define PAGE_OWNED (3 << 6) 2420200020bSRaul Cardenas #define PAGE(x) (x << 16) 2430200020bSRaul Cardenas #define PARTITION(x) (x << 8) 2440200020bSRaul Cardenas #define PARTITION_OWNER(x) (0x3 << (x*2)) 2450200020bSRaul Cardenas 2460200020bSRaul Cardenas /* Address of secure 4kbyte pages */ 2470200020bSRaul Cardenas #define SEC_MEM_PAGE0 CAAM_ARB_BASE_ADDR 2480200020bSRaul Cardenas #define SEC_MEM_PAGE1 (CAAM_ARB_BASE_ADDR + 0x1000) 2490200020bSRaul Cardenas #define SEC_MEM_PAGE2 (CAAM_ARB_BASE_ADDR + 0x2000) 2500200020bSRaul Cardenas #define SEC_MEM_PAGE3 (CAAM_ARB_BASE_ADDR + 0x3000) 2510200020bSRaul Cardenas 2520200020bSRaul Cardenas #define JR_MID 2 /* Matches ROM configuration */ 2530200020bSRaul Cardenas #define KS_G1 (1 << JR_MID) /* CAAM only */ 2540200020bSRaul Cardenas #define PERM 0x0000B008 /* Clear on release, lock SMAP 2550200020bSRaul Cardenas * lock SMAG group 1 Blob */ 2560200020bSRaul Cardenas 2570200020bSRaul Cardenas #define BLOB_SIZE(x) (x + 32 + 16) /* Blob buffer size */ 2580200020bSRaul Cardenas 2590200020bSRaul Cardenas /* HAB WRAPPED KEY header */ 2600200020bSRaul Cardenas #define WRP_HDR_SIZE 0x08 2610200020bSRaul Cardenas #define HDR_TAG 0x81 2620200020bSRaul Cardenas #define HDR_PAR 0x41 2630200020bSRaul Cardenas /* HAB WRAPPED KEY Data */ 2640200020bSRaul Cardenas #define HAB_MOD 0x66 2650200020bSRaul Cardenas #define HAB_ALG 0x55 2660200020bSRaul Cardenas #define HAB_FLG 0x00 2670200020bSRaul Cardenas 2680200020bSRaul Cardenas /* Partition and Page IDs */ 2690200020bSRaul Cardenas #define PARTITION_1 1 2700200020bSRaul Cardenas #define PAGE_1 1 2710200020bSRaul Cardenas 2720200020bSRaul Cardenas #define ERROR_IN_PAGE_ALLOC 1 2730200020bSRaul Cardenas #define ECONSTRJDESC -1 2740200020bSRaul Cardenas 2750200020bSRaul Cardenas #endif 2760200020bSRaul Cardenas 277b9eebfadSRuchika Gupta int sec_init(void); 2780200020bSRaul Cardenas 2790200020bSRaul Cardenas /* blob_dek: 2800200020bSRaul Cardenas * Encapsulates the src in a secure blob and stores it dst 2810200020bSRaul Cardenas * @src: reference to the plaintext 2820200020bSRaul Cardenas * @dst: reference to the output adrress 2830200020bSRaul Cardenas * @len: size in bytes of src 2840200020bSRaul Cardenas * @return: 0 on success, error otherwise 2850200020bSRaul Cardenas */ 2860200020bSRaul Cardenas int blob_dek(const u8 *src, u8 *dst, u8 len); 2870200020bSRaul Cardenas 28848ef0d2aSRuchika Gupta #endif 28948ef0d2aSRuchika Gupta 29048ef0d2aSRuchika Gupta #endif /* __FSL_SEC_H */ 291