xref: /rk3399_rockchip-uboot/include/fsl_sec.h (revision b9eebfade974c86c8ddef64793649374c9876242)
148ef0d2aSRuchika Gupta /*
248ef0d2aSRuchika Gupta  * Common internal memory map for some Freescale SoCs
348ef0d2aSRuchika Gupta  *
448ef0d2aSRuchika Gupta  * Copyright 2014 Freescale Semiconductor, Inc.
548ef0d2aSRuchika Gupta  *
648ef0d2aSRuchika Gupta  */
748ef0d2aSRuchika Gupta 
848ef0d2aSRuchika Gupta #ifndef __FSL_SEC_H
948ef0d2aSRuchika Gupta #define __FSL_SEC_H
1048ef0d2aSRuchika Gupta 
1148ef0d2aSRuchika Gupta #include <common.h>
1248ef0d2aSRuchika Gupta #include <asm/io.h>
1348ef0d2aSRuchika Gupta 
14028dbb8dSRuchika Gupta #ifdef CONFIG_SYS_FSL_SEC_LE
15028dbb8dSRuchika Gupta #define sec_in32(a)       in_le32(a)
16028dbb8dSRuchika Gupta #define sec_out32(a, v)   out_le32(a, v)
17028dbb8dSRuchika Gupta #define sec_in16(a)       in_le16(a)
18028dbb8dSRuchika Gupta #define sec_clrbits32     clrbits_le32
19028dbb8dSRuchika Gupta #define sec_setbits32     setbits_le32
20028dbb8dSRuchika Gupta #elif defined(CONFIG_SYS_FSL_SEC_BE)
21028dbb8dSRuchika Gupta #define sec_in32(a)       in_be32(a)
22028dbb8dSRuchika Gupta #define sec_out32(a, v)   out_be32(a, v)
23028dbb8dSRuchika Gupta #define sec_in16(a)       in_be16(a)
24028dbb8dSRuchika Gupta #define sec_clrbits32     clrbits_be32
25028dbb8dSRuchika Gupta #define sec_setbits32     setbits_be32
26028dbb8dSRuchika Gupta #else
27028dbb8dSRuchika Gupta #error Neither CONFIG_SYS_FSL_SEC_LE nor CONFIG_SYS_FSL_SEC_BE is defined
28028dbb8dSRuchika Gupta #endif
29028dbb8dSRuchika Gupta 
3048ef0d2aSRuchika Gupta /* Security Engine Block (MS = Most Sig., LS = Least Sig.) */
3148ef0d2aSRuchika Gupta #if CONFIG_SYS_FSL_SEC_COMPAT >= 4
3248ef0d2aSRuchika Gupta typedef struct ccsr_sec {
3348ef0d2aSRuchika Gupta 	u32	res0;
3448ef0d2aSRuchika Gupta 	u32	mcfgr;		/* Master CFG Register */
3548ef0d2aSRuchika Gupta 	u8	res1[0x4];
3648ef0d2aSRuchika Gupta 	u32	scfgr;
3748ef0d2aSRuchika Gupta 	struct {
3848ef0d2aSRuchika Gupta 		u32	ms;	/* Job Ring LIODN Register, MS */
3948ef0d2aSRuchika Gupta 		u32	ls;	/* Job Ring LIODN Register, LS */
4048ef0d2aSRuchika Gupta 	} jrliodnr[4];
4148ef0d2aSRuchika Gupta 	u8	res2[0x2c];
4248ef0d2aSRuchika Gupta 	u32	jrstartr;	/* Job Ring Start Register */
4348ef0d2aSRuchika Gupta 	struct {
4448ef0d2aSRuchika Gupta 		u32	ms;	/* RTIC LIODN Register, MS */
4548ef0d2aSRuchika Gupta 		u32	ls;	/* RTIC LIODN Register, LS */
4648ef0d2aSRuchika Gupta 	} rticliodnr[4];
4748ef0d2aSRuchika Gupta 	u8	res3[0x1c];
4848ef0d2aSRuchika Gupta 	u32	decorr;		/* DECO Request Register */
4948ef0d2aSRuchika Gupta 	struct {
5048ef0d2aSRuchika Gupta 		u32	ms;	/* DECO LIODN Register, MS */
5148ef0d2aSRuchika Gupta 		u32	ls;	/* DECO LIODN Register, LS */
5248ef0d2aSRuchika Gupta 	} decoliodnr[8];
5348ef0d2aSRuchika Gupta 	u8	res4[0x40];
5448ef0d2aSRuchika Gupta 	u32	dar;		/* DECO Avail Register */
5548ef0d2aSRuchika Gupta 	u32	drr;		/* DECO Reset Register */
5648ef0d2aSRuchika Gupta 	u8	res5[0xe78];
5748ef0d2aSRuchika Gupta 	u32	crnr_ms;	/* CHA Revision Number Register, MS */
5848ef0d2aSRuchika Gupta 	u32	crnr_ls;	/* CHA Revision Number Register, LS */
5948ef0d2aSRuchika Gupta 	u32	ctpr_ms;	/* Compile Time Parameters Register, MS */
6048ef0d2aSRuchika Gupta 	u32	ctpr_ls;	/* Compile Time Parameters Register, LS */
6148ef0d2aSRuchika Gupta 	u8	res6[0x10];
6248ef0d2aSRuchika Gupta 	u32	far_ms;		/* Fault Address Register, MS */
6348ef0d2aSRuchika Gupta 	u32	far_ls;		/* Fault Address Register, LS */
6448ef0d2aSRuchika Gupta 	u32	falr;		/* Fault Address LIODN Register */
6548ef0d2aSRuchika Gupta 	u32	fadr;		/* Fault Address Detail Register */
6648ef0d2aSRuchika Gupta 	u8	res7[0x4];
6748ef0d2aSRuchika Gupta 	u32	csta;		/* CAAM Status Register */
6848ef0d2aSRuchika Gupta 	u8	res8[0x8];
6948ef0d2aSRuchika Gupta 	u32	rvid;		/* Run Time Integrity Checking Version ID Reg.*/
7048ef0d2aSRuchika Gupta 	u32	ccbvid;		/* CHA Cluster Block Version ID Register */
7148ef0d2aSRuchika Gupta 	u32	chavid_ms;	/* CHA Version ID Register, MS */
7248ef0d2aSRuchika Gupta 	u32	chavid_ls;	/* CHA Version ID Register, LS */
7348ef0d2aSRuchika Gupta 	u32	chanum_ms;	/* CHA Number Register, MS */
7448ef0d2aSRuchika Gupta 	u32	chanum_ls;	/* CHA Number Register, LS */
7548ef0d2aSRuchika Gupta 	u32	secvid_ms;	/* SEC Version ID Register, MS */
7648ef0d2aSRuchika Gupta 	u32	secvid_ls;	/* SEC Version ID Register, LS */
7748ef0d2aSRuchika Gupta 	u8	res9[0x6020];
7848ef0d2aSRuchika Gupta 	u32	qilcr_ms;	/* Queue Interface LIODN CFG Register, MS */
7948ef0d2aSRuchika Gupta 	u32	qilcr_ls;	/* Queue Interface LIODN CFG Register, LS */
8048ef0d2aSRuchika Gupta 	u8	res10[0x8fd8];
8148ef0d2aSRuchika Gupta } ccsr_sec_t;
8248ef0d2aSRuchika Gupta 
8348ef0d2aSRuchika Gupta #define SEC_CTPR_MS_AXI_LIODN		0x08000000
8448ef0d2aSRuchika Gupta #define SEC_CTPR_MS_QI			0x02000000
8548ef0d2aSRuchika Gupta #define SEC_CTPR_MS_VIRT_EN_INCL	0x00000001
8648ef0d2aSRuchika Gupta #define SEC_CTPR_MS_VIRT_EN_POR		0x00000002
8748ef0d2aSRuchika Gupta #define SEC_RVID_MA			0x0f000000
8848ef0d2aSRuchika Gupta #define SEC_CHANUM_MS_JRNUM_MASK	0xf0000000
8948ef0d2aSRuchika Gupta #define SEC_CHANUM_MS_JRNUM_SHIFT	28
9048ef0d2aSRuchika Gupta #define SEC_CHANUM_MS_DECONUM_MASK	0x0f000000
9148ef0d2aSRuchika Gupta #define SEC_CHANUM_MS_DECONUM_SHIFT	24
9248ef0d2aSRuchika Gupta #define SEC_SECVID_MS_IPID_MASK	0xffff0000
9348ef0d2aSRuchika Gupta #define SEC_SECVID_MS_IPID_SHIFT	16
9448ef0d2aSRuchika Gupta #define SEC_SECVID_MS_MAJ_REV_MASK	0x0000ff00
9548ef0d2aSRuchika Gupta #define SEC_SECVID_MS_MAJ_REV_SHIFT	8
9648ef0d2aSRuchika Gupta #define SEC_CCBVID_ERA_MASK		0xff000000
9748ef0d2aSRuchika Gupta #define SEC_CCBVID_ERA_SHIFT		24
9848ef0d2aSRuchika Gupta #define SEC_SCFGR_RDBENABLE		0x00000400
9948ef0d2aSRuchika Gupta #define SEC_SCFGR_VIRT_EN		0x00008000
10048ef0d2aSRuchika Gupta #define SEC_CHAVID_LS_RNG_SHIFT		16
10148ef0d2aSRuchika Gupta #define SEC_CHAVID_RNG_LS_MASK		0x000f0000
102*b9eebfadSRuchika Gupta 
103*b9eebfadSRuchika Gupta #define CONFIG_JRSTARTR_JR0		0x00000001
104*b9eebfadSRuchika Gupta 
105*b9eebfadSRuchika Gupta struct jr_regs {
106*b9eebfadSRuchika Gupta #ifdef CONFIG_SYS_FSL_SEC_LE
107*b9eebfadSRuchika Gupta 	u32 irba_l;
108*b9eebfadSRuchika Gupta 	u32 irba_h;
109*b9eebfadSRuchika Gupta #else
110*b9eebfadSRuchika Gupta 	u32 irba_h;
111*b9eebfadSRuchika Gupta 	u32 irba_l;
112*b9eebfadSRuchika Gupta #endif
113*b9eebfadSRuchika Gupta 	u32 rsvd1;
114*b9eebfadSRuchika Gupta 	u32 irs;
115*b9eebfadSRuchika Gupta 	u32 rsvd2;
116*b9eebfadSRuchika Gupta 	u32 irsa;
117*b9eebfadSRuchika Gupta 	u32 rsvd3;
118*b9eebfadSRuchika Gupta 	u32 irja;
119*b9eebfadSRuchika Gupta #ifdef CONFIG_SYS_FSL_SEC_LE
120*b9eebfadSRuchika Gupta 	u32 orba_l;
121*b9eebfadSRuchika Gupta 	u32 orba_h;
122*b9eebfadSRuchika Gupta #else
123*b9eebfadSRuchika Gupta 	u32 orba_h;
124*b9eebfadSRuchika Gupta 	u32 orba_l;
125*b9eebfadSRuchika Gupta #endif
126*b9eebfadSRuchika Gupta 	u32 rsvd4;
127*b9eebfadSRuchika Gupta 	u32 ors;
128*b9eebfadSRuchika Gupta 	u32 rsvd5;
129*b9eebfadSRuchika Gupta 	u32 orjr;
130*b9eebfadSRuchika Gupta 	u32 rsvd6;
131*b9eebfadSRuchika Gupta 	u32 orsf;
132*b9eebfadSRuchika Gupta 	u32 rsvd7;
133*b9eebfadSRuchika Gupta 	u32 jrsta;
134*b9eebfadSRuchika Gupta 	u32 rsvd8;
135*b9eebfadSRuchika Gupta 	u32 jrint;
136*b9eebfadSRuchika Gupta 	u32 jrcfg0;
137*b9eebfadSRuchika Gupta 	u32 jrcfg1;
138*b9eebfadSRuchika Gupta 	u32 rsvd9;
139*b9eebfadSRuchika Gupta 	u32 irri;
140*b9eebfadSRuchika Gupta 	u32 rsvd10;
141*b9eebfadSRuchika Gupta 	u32 orwi;
142*b9eebfadSRuchika Gupta 	u32 rsvd11;
143*b9eebfadSRuchika Gupta 	u32 jrcr;
144*b9eebfadSRuchika Gupta };
145*b9eebfadSRuchika Gupta 
146*b9eebfadSRuchika Gupta int sec_init(void);
14748ef0d2aSRuchika Gupta #endif
14848ef0d2aSRuchika Gupta 
14948ef0d2aSRuchika Gupta #endif /* __FSL_SEC_H */
150