1*2459afb1SQianyu Gong /* 2*2459afb1SQianyu Gong * Copyright (C) 2006-2009 Freescale Semiconductor, Inc. 3*2459afb1SQianyu Gong * 4*2459afb1SQianyu Gong * Dave Liu <daveliu@freescale.com> 5*2459afb1SQianyu Gong * based on source code of Shlomi Gridish 6*2459afb1SQianyu Gong * 7*2459afb1SQianyu Gong * SPDX-License-Identifier: GPL-2.0+ 8*2459afb1SQianyu Gong */ 9*2459afb1SQianyu Gong 10*2459afb1SQianyu Gong #ifndef __QE_H__ 11*2459afb1SQianyu Gong #define __QE_H__ 12*2459afb1SQianyu Gong 13*2459afb1SQianyu Gong #include "common.h" 14*2459afb1SQianyu Gong #ifdef CONFIG_U_QE 15*2459afb1SQianyu Gong #include <linux/immap_qe.h> 16*2459afb1SQianyu Gong #endif 17*2459afb1SQianyu Gong 18*2459afb1SQianyu Gong #define QE_NUM_OF_BRGS 16 19*2459afb1SQianyu Gong #define UCC_MAX_NUM 8 20*2459afb1SQianyu Gong 21*2459afb1SQianyu Gong #define QE_DATAONLY_BASE 0 22*2459afb1SQianyu Gong #define QE_DATAONLY_SIZE (QE_MURAM_SIZE - QE_DATAONLY_BASE) 23*2459afb1SQianyu Gong 24*2459afb1SQianyu Gong /* QE threads SNUM 25*2459afb1SQianyu Gong */ 26*2459afb1SQianyu Gong typedef enum qe_snum_state { 27*2459afb1SQianyu Gong QE_SNUM_STATE_USED, /* used */ 28*2459afb1SQianyu Gong QE_SNUM_STATE_FREE /* free */ 29*2459afb1SQianyu Gong } qe_snum_state_e; 30*2459afb1SQianyu Gong 31*2459afb1SQianyu Gong typedef struct qe_snum { 32*2459afb1SQianyu Gong u8 num; /* snum */ 33*2459afb1SQianyu Gong qe_snum_state_e state; /* state */ 34*2459afb1SQianyu Gong } qe_snum_t; 35*2459afb1SQianyu Gong 36*2459afb1SQianyu Gong /* QE RISC allocation 37*2459afb1SQianyu Gong */ 38*2459afb1SQianyu Gong #define QE_RISC_ALLOCATION_RISC1 0x1 /* RISC 1 */ 39*2459afb1SQianyu Gong #define QE_RISC_ALLOCATION_RISC2 0x2 /* RISC 2 */ 40*2459afb1SQianyu Gong #define QE_RISC_ALLOCATION_RISC3 0x4 /* RISC 3 */ 41*2459afb1SQianyu Gong #define QE_RISC_ALLOCATION_RISC4 0x8 /* RISC 4 */ 42*2459afb1SQianyu Gong #define QE_RISC_ALLOCATION_RISC1_AND_RISC2 (QE_RISC_ALLOCATION_RISC1 | \ 43*2459afb1SQianyu Gong QE_RISC_ALLOCATION_RISC2) 44*2459afb1SQianyu Gong #define QE_RISC_ALLOCATION_FOUR_RISCS (QE_RISC_ALLOCATION_RISC1 | \ 45*2459afb1SQianyu Gong QE_RISC_ALLOCATION_RISC2 | \ 46*2459afb1SQianyu Gong QE_RISC_ALLOCATION_RISC3 | \ 47*2459afb1SQianyu Gong QE_RISC_ALLOCATION_RISC4) 48*2459afb1SQianyu Gong 49*2459afb1SQianyu Gong /* QE CECR commands for UCC fast. 50*2459afb1SQianyu Gong */ 51*2459afb1SQianyu Gong #define QE_CR_FLG 0x00010000 52*2459afb1SQianyu Gong #define QE_RESET 0x80000000 53*2459afb1SQianyu Gong #define QE_INIT_TX_RX 0x00000000 54*2459afb1SQianyu Gong #define QE_INIT_RX 0x00000001 55*2459afb1SQianyu Gong #define QE_INIT_TX 0x00000002 56*2459afb1SQianyu Gong #define QE_ENTER_HUNT_MODE 0x00000003 57*2459afb1SQianyu Gong #define QE_STOP_TX 0x00000004 58*2459afb1SQianyu Gong #define QE_GRACEFUL_STOP_TX 0x00000005 59*2459afb1SQianyu Gong #define QE_RESTART_TX 0x00000006 60*2459afb1SQianyu Gong #define QE_SWITCH_COMMAND 0x00000007 61*2459afb1SQianyu Gong #define QE_SET_GROUP_ADDRESS 0x00000008 62*2459afb1SQianyu Gong #define QE_INSERT_CELL 0x00000009 63*2459afb1SQianyu Gong #define QE_ATM_TRANSMIT 0x0000000a 64*2459afb1SQianyu Gong #define QE_CELL_POOL_GET 0x0000000b 65*2459afb1SQianyu Gong #define QE_CELL_POOL_PUT 0x0000000c 66*2459afb1SQianyu Gong #define QE_IMA_HOST_CMD 0x0000000d 67*2459afb1SQianyu Gong #define QE_ATM_MULTI_THREAD_INIT 0x00000011 68*2459afb1SQianyu Gong #define QE_ASSIGN_PAGE 0x00000012 69*2459afb1SQianyu Gong #define QE_START_FLOW_CONTROL 0x00000014 70*2459afb1SQianyu Gong #define QE_STOP_FLOW_CONTROL 0x00000015 71*2459afb1SQianyu Gong #define QE_ASSIGN_PAGE_TO_DEVICE 0x00000016 72*2459afb1SQianyu Gong #define QE_GRACEFUL_STOP_RX 0x0000001a 73*2459afb1SQianyu Gong #define QE_RESTART_RX 0x0000001b 74*2459afb1SQianyu Gong 75*2459afb1SQianyu Gong /* QE CECR Sub Block Code - sub block code of QE command. 76*2459afb1SQianyu Gong */ 77*2459afb1SQianyu Gong #define QE_CR_SUBBLOCK_INVALID 0x00000000 78*2459afb1SQianyu Gong #define QE_CR_SUBBLOCK_USB 0x03200000 79*2459afb1SQianyu Gong #define QE_CR_SUBBLOCK_UCCFAST1 0x02000000 80*2459afb1SQianyu Gong #define QE_CR_SUBBLOCK_UCCFAST2 0x02200000 81*2459afb1SQianyu Gong #define QE_CR_SUBBLOCK_UCCFAST3 0x02400000 82*2459afb1SQianyu Gong #define QE_CR_SUBBLOCK_UCCFAST4 0x02600000 83*2459afb1SQianyu Gong #define QE_CR_SUBBLOCK_UCCFAST5 0x02800000 84*2459afb1SQianyu Gong #define QE_CR_SUBBLOCK_UCCFAST6 0x02a00000 85*2459afb1SQianyu Gong #define QE_CR_SUBBLOCK_UCCFAST7 0x02c00000 86*2459afb1SQianyu Gong #define QE_CR_SUBBLOCK_UCCFAST8 0x02e00000 87*2459afb1SQianyu Gong #define QE_CR_SUBBLOCK_UCCSLOW1 0x00000000 88*2459afb1SQianyu Gong #define QE_CR_SUBBLOCK_UCCSLOW2 0x00200000 89*2459afb1SQianyu Gong #define QE_CR_SUBBLOCK_UCCSLOW3 0x00400000 90*2459afb1SQianyu Gong #define QE_CR_SUBBLOCK_UCCSLOW4 0x00600000 91*2459afb1SQianyu Gong #define QE_CR_SUBBLOCK_UCCSLOW5 0x00800000 92*2459afb1SQianyu Gong #define QE_CR_SUBBLOCK_UCCSLOW6 0x00a00000 93*2459afb1SQianyu Gong #define QE_CR_SUBBLOCK_UCCSLOW7 0x00c00000 94*2459afb1SQianyu Gong #define QE_CR_SUBBLOCK_UCCSLOW8 0x00e00000 95*2459afb1SQianyu Gong #define QE_CR_SUBBLOCK_MCC1 0x03800000 96*2459afb1SQianyu Gong #define QE_CR_SUBBLOCK_MCC2 0x03a00000 97*2459afb1SQianyu Gong #define QE_CR_SUBBLOCK_MCC3 0x03000000 98*2459afb1SQianyu Gong #define QE_CR_SUBBLOCK_IDMA1 0x02800000 99*2459afb1SQianyu Gong #define QE_CR_SUBBLOCK_IDMA2 0x02a00000 100*2459afb1SQianyu Gong #define QE_CR_SUBBLOCK_IDMA3 0x02c00000 101*2459afb1SQianyu Gong #define QE_CR_SUBBLOCK_IDMA4 0x02e00000 102*2459afb1SQianyu Gong #define QE_CR_SUBBLOCK_HPAC 0x01e00000 103*2459afb1SQianyu Gong #define QE_CR_SUBBLOCK_SPI1 0x01400000 104*2459afb1SQianyu Gong #define QE_CR_SUBBLOCK_SPI2 0x01600000 105*2459afb1SQianyu Gong #define QE_CR_SUBBLOCK_RAND 0x01c00000 106*2459afb1SQianyu Gong #define QE_CR_SUBBLOCK_TIMER 0x01e00000 107*2459afb1SQianyu Gong #define QE_CR_SUBBLOCK_GENERAL 0x03c00000 108*2459afb1SQianyu Gong 109*2459afb1SQianyu Gong /* QE CECR Protocol - For non-MCC, specifies mode for QE CECR command. 110*2459afb1SQianyu Gong */ 111*2459afb1SQianyu Gong #define QE_CR_PROTOCOL_UNSPECIFIED 0x00 /* For all other protocols */ 112*2459afb1SQianyu Gong #define QE_CR_PROTOCOL_HDLC_TRANSPARENT 0x00 113*2459afb1SQianyu Gong #define QE_CR_PROTOCOL_ATM_POS 0x0A 114*2459afb1SQianyu Gong #define QE_CR_PROTOCOL_ETHERNET 0x0C 115*2459afb1SQianyu Gong #define QE_CR_PROTOCOL_L2_SWITCH 0x0D 116*2459afb1SQianyu Gong #define QE_CR_PROTOCOL_SHIFT 6 117*2459afb1SQianyu Gong 118*2459afb1SQianyu Gong /* QE ASSIGN PAGE command 119*2459afb1SQianyu Gong */ 120*2459afb1SQianyu Gong #define QE_CR_ASSIGN_PAGE_SNUM_SHIFT 17 121*2459afb1SQianyu Gong 122*2459afb1SQianyu Gong /* Communication Direction. 123*2459afb1SQianyu Gong */ 124*2459afb1SQianyu Gong typedef enum comm_dir { 125*2459afb1SQianyu Gong COMM_DIR_NONE = 0, 126*2459afb1SQianyu Gong COMM_DIR_RX = 1, 127*2459afb1SQianyu Gong COMM_DIR_TX = 2, 128*2459afb1SQianyu Gong COMM_DIR_RX_AND_TX = 3 129*2459afb1SQianyu Gong } comm_dir_e; 130*2459afb1SQianyu Gong 131*2459afb1SQianyu Gong /* Clocks and BRG's 132*2459afb1SQianyu Gong */ 133*2459afb1SQianyu Gong typedef enum qe_clock { 134*2459afb1SQianyu Gong QE_CLK_NONE = 0, 135*2459afb1SQianyu Gong QE_BRG1, /* Baud Rate Generator 1 */ 136*2459afb1SQianyu Gong QE_BRG2, /* Baud Rate Generator 2 */ 137*2459afb1SQianyu Gong QE_BRG3, /* Baud Rate Generator 3 */ 138*2459afb1SQianyu Gong QE_BRG4, /* Baud Rate Generator 4 */ 139*2459afb1SQianyu Gong QE_BRG5, /* Baud Rate Generator 5 */ 140*2459afb1SQianyu Gong QE_BRG6, /* Baud Rate Generator 6 */ 141*2459afb1SQianyu Gong QE_BRG7, /* Baud Rate Generator 7 */ 142*2459afb1SQianyu Gong QE_BRG8, /* Baud Rate Generator 8 */ 143*2459afb1SQianyu Gong QE_BRG9, /* Baud Rate Generator 9 */ 144*2459afb1SQianyu Gong QE_BRG10, /* Baud Rate Generator 10 */ 145*2459afb1SQianyu Gong QE_BRG11, /* Baud Rate Generator 11 */ 146*2459afb1SQianyu Gong QE_BRG12, /* Baud Rate Generator 12 */ 147*2459afb1SQianyu Gong QE_BRG13, /* Baud Rate Generator 13 */ 148*2459afb1SQianyu Gong QE_BRG14, /* Baud Rate Generator 14 */ 149*2459afb1SQianyu Gong QE_BRG15, /* Baud Rate Generator 15 */ 150*2459afb1SQianyu Gong QE_BRG16, /* Baud Rate Generator 16 */ 151*2459afb1SQianyu Gong QE_CLK1, /* Clock 1 */ 152*2459afb1SQianyu Gong QE_CLK2, /* Clock 2 */ 153*2459afb1SQianyu Gong QE_CLK3, /* Clock 3 */ 154*2459afb1SQianyu Gong QE_CLK4, /* Clock 4 */ 155*2459afb1SQianyu Gong QE_CLK5, /* Clock 5 */ 156*2459afb1SQianyu Gong QE_CLK6, /* Clock 6 */ 157*2459afb1SQianyu Gong QE_CLK7, /* Clock 7 */ 158*2459afb1SQianyu Gong QE_CLK8, /* Clock 8 */ 159*2459afb1SQianyu Gong QE_CLK9, /* Clock 9 */ 160*2459afb1SQianyu Gong QE_CLK10, /* Clock 10 */ 161*2459afb1SQianyu Gong QE_CLK11, /* Clock 11 */ 162*2459afb1SQianyu Gong QE_CLK12, /* Clock 12 */ 163*2459afb1SQianyu Gong QE_CLK13, /* Clock 13 */ 164*2459afb1SQianyu Gong QE_CLK14, /* Clock 14 */ 165*2459afb1SQianyu Gong QE_CLK15, /* Clock 15 */ 166*2459afb1SQianyu Gong QE_CLK16, /* Clock 16 */ 167*2459afb1SQianyu Gong QE_CLK17, /* Clock 17 */ 168*2459afb1SQianyu Gong QE_CLK18, /* Clock 18 */ 169*2459afb1SQianyu Gong QE_CLK19, /* Clock 19 */ 170*2459afb1SQianyu Gong QE_CLK20, /* Clock 20 */ 171*2459afb1SQianyu Gong QE_CLK21, /* Clock 21 */ 172*2459afb1SQianyu Gong QE_CLK22, /* Clock 22 */ 173*2459afb1SQianyu Gong QE_CLK23, /* Clock 23 */ 174*2459afb1SQianyu Gong QE_CLK24, /* Clock 24 */ 175*2459afb1SQianyu Gong QE_CLK_DUMMY 176*2459afb1SQianyu Gong } qe_clock_e; 177*2459afb1SQianyu Gong 178*2459afb1SQianyu Gong /* QE CMXGCR register 179*2459afb1SQianyu Gong */ 180*2459afb1SQianyu Gong #define QE_CMXGCR_MII_ENET_MNG_MASK 0x00007000 181*2459afb1SQianyu Gong #define QE_CMXGCR_MII_ENET_MNG_SHIFT 12 182*2459afb1SQianyu Gong 183*2459afb1SQianyu Gong /* QE CMXUCR registers 184*2459afb1SQianyu Gong */ 185*2459afb1SQianyu Gong #define QE_CMXUCR_TX_CLK_SRC_MASK 0x0000000F 186*2459afb1SQianyu Gong 187*2459afb1SQianyu Gong /* QE BRG configuration register 188*2459afb1SQianyu Gong */ 189*2459afb1SQianyu Gong #define QE_BRGC_ENABLE 0x00010000 190*2459afb1SQianyu Gong #define QE_BRGC_DIVISOR_SHIFT 1 191*2459afb1SQianyu Gong #define QE_BRGC_DIVISOR_MAX 0xFFF 192*2459afb1SQianyu Gong #define QE_BRGC_DIV16 1 193*2459afb1SQianyu Gong 194*2459afb1SQianyu Gong /* QE SDMA registers 195*2459afb1SQianyu Gong */ 196*2459afb1SQianyu Gong #define QE_SDSR_BER1 0x02000000 197*2459afb1SQianyu Gong #define QE_SDSR_BER2 0x01000000 198*2459afb1SQianyu Gong 199*2459afb1SQianyu Gong #define QE_SDMR_GLB_1_MSK 0x80000000 200*2459afb1SQianyu Gong #define QE_SDMR_ADR_SEL 0x20000000 201*2459afb1SQianyu Gong #define QE_SDMR_BER1_MSK 0x02000000 202*2459afb1SQianyu Gong #define QE_SDMR_BER2_MSK 0x01000000 203*2459afb1SQianyu Gong #define QE_SDMR_EB1_MSK 0x00800000 204*2459afb1SQianyu Gong #define QE_SDMR_ER1_MSK 0x00080000 205*2459afb1SQianyu Gong #define QE_SDMR_ER2_MSK 0x00040000 206*2459afb1SQianyu Gong #define QE_SDMR_CEN_MASK 0x0000E000 207*2459afb1SQianyu Gong #define QE_SDMR_SBER_1 0x00000200 208*2459afb1SQianyu Gong #define QE_SDMR_SBER_2 0x00000200 209*2459afb1SQianyu Gong #define QE_SDMR_EB1_PR_MASK 0x000000C0 210*2459afb1SQianyu Gong #define QE_SDMR_ER1_PR 0x00000008 211*2459afb1SQianyu Gong 212*2459afb1SQianyu Gong #define QE_SDMR_CEN_SHIFT 13 213*2459afb1SQianyu Gong #define QE_SDMR_EB1_PR_SHIFT 6 214*2459afb1SQianyu Gong 215*2459afb1SQianyu Gong #define QE_SDTM_MSNUM_SHIFT 24 216*2459afb1SQianyu Gong 217*2459afb1SQianyu Gong #define QE_SDEBCR_BA_MASK 0x01FFFFFF 218*2459afb1SQianyu Gong 219*2459afb1SQianyu Gong /* Communication Processor */ 220*2459afb1SQianyu Gong #define QE_CP_CERCR_MEE 0x8000 /* Multi-user RAM ECC enable */ 221*2459afb1SQianyu Gong #define QE_CP_CERCR_IEE 0x4000 /* Instruction RAM ECC enable */ 222*2459afb1SQianyu Gong #define QE_CP_CERCR_CIR 0x0800 /* Common instruction RAM */ 223*2459afb1SQianyu Gong 224*2459afb1SQianyu Gong /* I-RAM */ 225*2459afb1SQianyu Gong #define QE_IRAM_IADD_AIE 0x80000000 /* Auto Increment Enable */ 226*2459afb1SQianyu Gong #define QE_IRAM_IADD_BADDR 0x00080000 /* Base Address */ 227*2459afb1SQianyu Gong #define QE_IRAM_READY 0x80000000 228*2459afb1SQianyu Gong 229*2459afb1SQianyu Gong /* Structure that defines QE firmware binary files. 230*2459afb1SQianyu Gong * 231*2459afb1SQianyu Gong * See doc/README.qe_firmware for a description of these fields. 232*2459afb1SQianyu Gong */ 233*2459afb1SQianyu Gong struct qe_firmware { 234*2459afb1SQianyu Gong struct qe_header { 235*2459afb1SQianyu Gong u32 length; /* Length of the entire structure, in bytes */ 236*2459afb1SQianyu Gong u8 magic[3]; /* Set to { 'Q', 'E', 'F' } */ 237*2459afb1SQianyu Gong u8 version; /* Version of this layout. First ver is '1' */ 238*2459afb1SQianyu Gong } header; 239*2459afb1SQianyu Gong u8 id[62]; /* Null-terminated identifier string */ 240*2459afb1SQianyu Gong u8 split; /* 0 = shared I-RAM, 1 = split I-RAM */ 241*2459afb1SQianyu Gong u8 count; /* Number of microcode[] structures */ 242*2459afb1SQianyu Gong struct { 243*2459afb1SQianyu Gong u16 model; /* The SOC model */ 244*2459afb1SQianyu Gong u8 major; /* The SOC revision major */ 245*2459afb1SQianyu Gong u8 minor; /* The SOC revision minor */ 246*2459afb1SQianyu Gong } __attribute__ ((packed)) soc; 247*2459afb1SQianyu Gong u8 padding[4]; /* Reserved, for alignment */ 248*2459afb1SQianyu Gong u64 extended_modes; /* Extended modes */ 249*2459afb1SQianyu Gong u32 vtraps[8]; /* Virtual trap addresses */ 250*2459afb1SQianyu Gong u8 reserved[4]; /* Reserved, for future expansion */ 251*2459afb1SQianyu Gong struct qe_microcode { 252*2459afb1SQianyu Gong u8 id[32]; /* Null-terminated identifier */ 253*2459afb1SQianyu Gong u32 traps[16]; /* Trap addresses, 0 == ignore */ 254*2459afb1SQianyu Gong u32 eccr; /* The value for the ECCR register */ 255*2459afb1SQianyu Gong u32 iram_offset;/* Offset into I-RAM for the code */ 256*2459afb1SQianyu Gong u32 count; /* Number of 32-bit words of the code */ 257*2459afb1SQianyu Gong u32 code_offset;/* Offset of the actual microcode */ 258*2459afb1SQianyu Gong u8 major; /* The microcode version major */ 259*2459afb1SQianyu Gong u8 minor; /* The microcode version minor */ 260*2459afb1SQianyu Gong u8 revision; /* The microcode version revision */ 261*2459afb1SQianyu Gong u8 padding; /* Reserved, for alignment */ 262*2459afb1SQianyu Gong u8 reserved[4]; /* Reserved, for future expansion */ 263*2459afb1SQianyu Gong } __attribute__ ((packed)) microcode[1]; 264*2459afb1SQianyu Gong /* All microcode binaries should be located here */ 265*2459afb1SQianyu Gong /* CRC32 should be located here, after the microcode binaries */ 266*2459afb1SQianyu Gong } __attribute__ ((packed)); 267*2459afb1SQianyu Gong 268*2459afb1SQianyu Gong struct qe_firmware_info { 269*2459afb1SQianyu Gong char id[64]; /* Firmware name */ 270*2459afb1SQianyu Gong u32 vtraps[8]; /* Virtual trap addresses */ 271*2459afb1SQianyu Gong u64 extended_modes; /* Extended modes */ 272*2459afb1SQianyu Gong }; 273*2459afb1SQianyu Gong 274*2459afb1SQianyu Gong void qe_config_iopin(u8 port, u8 pin, int dir, int open_drain, int assign); 275*2459afb1SQianyu Gong void qe_issue_cmd(uint cmd, uint sbc, u8 mcn, u32 cmd_data); 276*2459afb1SQianyu Gong uint qe_muram_alloc(uint size, uint align); 277*2459afb1SQianyu Gong void *qe_muram_addr(uint offset); 278*2459afb1SQianyu Gong int qe_get_snum(void); 279*2459afb1SQianyu Gong void qe_put_snum(u8 snum); 280*2459afb1SQianyu Gong void qe_init(uint qe_base); 281*2459afb1SQianyu Gong void qe_reset(void); 282*2459afb1SQianyu Gong void qe_assign_page(uint snum, uint para_ram_base); 283*2459afb1SQianyu Gong int qe_set_brg(uint brg, uint rate); 284*2459afb1SQianyu Gong int qe_set_mii_clk_src(int ucc_num); 285*2459afb1SQianyu Gong int qe_upload_firmware(const struct qe_firmware *firmware); 286*2459afb1SQianyu Gong struct qe_firmware_info *qe_get_firmware_info(void); 287*2459afb1SQianyu Gong void ft_qe_setup(void *blob); 288*2459afb1SQianyu Gong void qe_init(uint qe_base); 289*2459afb1SQianyu Gong void qe_reset(void); 290*2459afb1SQianyu Gong 291*2459afb1SQianyu Gong #ifdef CONFIG_U_QE 292*2459afb1SQianyu Gong void u_qe_init(void); 293*2459afb1SQianyu Gong int u_qe_upload_firmware(const struct qe_firmware *firmware); 294*2459afb1SQianyu Gong void u_qe_resume(void); 295*2459afb1SQianyu Gong int u_qe_firmware_resume(const struct qe_firmware *firmware, 296*2459afb1SQianyu Gong qe_map_t *qe_immrr); 297*2459afb1SQianyu Gong #endif 298*2459afb1SQianyu Gong 299*2459afb1SQianyu Gong #endif /* __QE_H__ */ 300