xref: /rk3399_rockchip-uboot/include/fsl_memac.h (revision cd348efa6c8c38cc95495a34d784f9ea159ca41d)
1*cd348efaSShaohui Xie /*
2*cd348efaSShaohui Xie  * Copyright 2012 Freescale Semiconductor, Inc.
3*cd348efaSShaohui Xie  *	Roy Zang <tie-fei.zang@freescale.com>
4*cd348efaSShaohui Xie  *
5*cd348efaSShaohui Xie  * SPDX-License-Identifier:	GPL-2.0+
6*cd348efaSShaohui Xie  */
7*cd348efaSShaohui Xie 
8*cd348efaSShaohui Xie #ifndef __MEMAC_H__
9*cd348efaSShaohui Xie #define __MEMAC_H__
10*cd348efaSShaohui Xie 
11*cd348efaSShaohui Xie #include <phy.h>
12*cd348efaSShaohui Xie 
13*cd348efaSShaohui Xie struct memac {
14*cd348efaSShaohui Xie 	/* memac general control and status registers */
15*cd348efaSShaohui Xie 	u32	res_0[2];
16*cd348efaSShaohui Xie 	u32	command_config;	/* Control and configuration register */
17*cd348efaSShaohui Xie 	u32	mac_addr_0;	/* Lower 32 bits of 48-bit MAC address */
18*cd348efaSShaohui Xie 	u32	mac_addr_1;	/* Upper 16 bits of 48-bit MAC address */
19*cd348efaSShaohui Xie 	u32	maxfrm;		/* Maximum frame length register */
20*cd348efaSShaohui Xie 	u32	res_18[5];
21*cd348efaSShaohui Xie 	u32	hashtable_ctrl;	/* Hash table control register */
22*cd348efaSShaohui Xie 	u32	res_30[4];
23*cd348efaSShaohui Xie 	u32	ievent;		/* Interrupt event register */
24*cd348efaSShaohui Xie 	u32	tx_ipg_length;	/* Transmitter inter-packet-gap register */
25*cd348efaSShaohui Xie 	u32	res_48;
26*cd348efaSShaohui Xie 	u32	imask;		/* interrupt mask register */
27*cd348efaSShaohui Xie 	u32	res_50;
28*cd348efaSShaohui Xie 	u32	cl_pause_quanta[4]; /* CL01-CL67 pause quanta register */
29*cd348efaSShaohui Xie 	u32	cl_pause_thresh[4]; /* CL01-CL67 pause thresh register */
30*cd348efaSShaohui Xie 	u32	rx_pause_status;	/* Receive pause status register */
31*cd348efaSShaohui Xie 	u32	res_78[2];
32*cd348efaSShaohui Xie 	u32	mac_addr[14];	/* MAC address */
33*cd348efaSShaohui Xie 	u32	lpwake_timer;	/* EEE low power wakeup timer register */
34*cd348efaSShaohui Xie 	u32	sleep_timer;	/* Transmit EEE Low Power Timer register */
35*cd348efaSShaohui Xie 	u32	res_c0[8];
36*cd348efaSShaohui Xie 	u32	statn_config;	/* Statistics configuration register */
37*cd348efaSShaohui Xie 	u32	res_e4[7];
38*cd348efaSShaohui Xie 
39*cd348efaSShaohui Xie 	/* memac statistics counter registers */
40*cd348efaSShaohui Xie 	u32	rx_eoct_l;	/* Rx ethernet octests lower */
41*cd348efaSShaohui Xie 	u32	rx_eoct_u;	/* Rx ethernet octests upper */
42*cd348efaSShaohui Xie 	u32	rx_oct_l;	/* Rx octests lower */
43*cd348efaSShaohui Xie 	u32	rx_oct_u;	/* Rx octests upper */
44*cd348efaSShaohui Xie 	u32	rx_align_err_l;	/* Rx alignment error lower */
45*cd348efaSShaohui Xie 	u32	rx_align_err_u;	/* Rx alignment error upper */
46*cd348efaSShaohui Xie 	u32	rx_pause_frame_l; /* Rx valid pause frame upper */
47*cd348efaSShaohui Xie 	u32	rx_pause_frame_u; /* Rx valid pause frame upper */
48*cd348efaSShaohui Xie 	u32	rx_frame_l;	/* Rx frame counter lower */
49*cd348efaSShaohui Xie 	u32	rx_frame_u;	/* Rx frame counter upper */
50*cd348efaSShaohui Xie 	u32	rx_frame_crc_err_l; /* Rx frame check sequence error lower */
51*cd348efaSShaohui Xie 	u32	rx_frame_crc_err_u; /* Rx frame check sequence error upper */
52*cd348efaSShaohui Xie 	u32	rx_vlan_l;	/* Rx VLAN frame lower */
53*cd348efaSShaohui Xie 	u32	rx_vlan_u;	/* Rx VLAN frame upper */
54*cd348efaSShaohui Xie 	u32	rx_err_l;	/* Rx frame error lower */
55*cd348efaSShaohui Xie 	u32	rx_err_u;	/* Rx frame error upper */
56*cd348efaSShaohui Xie 	u32	rx_uni_l;	/* Rx unicast frame lower */
57*cd348efaSShaohui Xie 	u32	rx_uni_u;	/* Rx unicast frame upper */
58*cd348efaSShaohui Xie 	u32	rx_multi_l;	/* Rx multicast frame lower */
59*cd348efaSShaohui Xie 	u32	rx_multi_u;	/* Rx multicast frame upper */
60*cd348efaSShaohui Xie 	u32	rx_brd_l;	/* Rx broadcast frame lower */
61*cd348efaSShaohui Xie 	u32	rx_brd_u;	/* Rx broadcast frame upper */
62*cd348efaSShaohui Xie 	u32	rx_drop_l;	/* Rx dropped packets lower */
63*cd348efaSShaohui Xie 	u32	rx_drop_u;	/* Rx dropped packets upper */
64*cd348efaSShaohui Xie 	u32	rx_pkt_l;	/* Rx packets lower */
65*cd348efaSShaohui Xie 	u32	rx_pkt_u;	/* Rx packets upper */
66*cd348efaSShaohui Xie 	u32	rx_undsz_l;	/* Rx undersized packet lower */
67*cd348efaSShaohui Xie 	u32	rx_undsz_u;	/* Rx undersized packet upper */
68*cd348efaSShaohui Xie 	u32	rx_64_l;	/* Rx 64 oct packet lower */
69*cd348efaSShaohui Xie 	u32	rx_64_u;	/* Rx 64 oct packet upper */
70*cd348efaSShaohui Xie 	u32	rx_127_l;	/* Rx 65 to 127 oct packet lower */
71*cd348efaSShaohui Xie 	u32	rx_127_u;	/* Rx 65 to 127 oct packet upper */
72*cd348efaSShaohui Xie 	u32	rx_255_l;	/* Rx 128 to 255 oct packet lower */
73*cd348efaSShaohui Xie 	u32	rx_255_u;	/* Rx 128 to 255 oct packet upper */
74*cd348efaSShaohui Xie 	u32	rx_511_l;	/* Rx 256 to 511 oct packet lower */
75*cd348efaSShaohui Xie 	u32	rx_511_u;	/* Rx 256 to 511 oct packet upper */
76*cd348efaSShaohui Xie 	u32	rx_1023_l;	/* Rx 512 to 1023 oct packet lower */
77*cd348efaSShaohui Xie 	u32	rx_1023_u;	/* Rx 512 to 1023 oct packet upper */
78*cd348efaSShaohui Xie 	u32	rx_1518_l;	/* Rx 1024 to 1518 oct packet lower */
79*cd348efaSShaohui Xie 	u32	rx_1518_u;	/* Rx 1024 to 1518 oct packet upper */
80*cd348efaSShaohui Xie 	u32	rx_1519_l;	/* Rx 1519 to max oct packet lower */
81*cd348efaSShaohui Xie 	u32	rx_1519_u;	/* Rx 1519 to max oct packet upper */
82*cd348efaSShaohui Xie 	u32	rx_oversz_l;	/* Rx oversized packet lower */
83*cd348efaSShaohui Xie 	u32	rx_oversz_u;	/* Rx oversized packet upper */
84*cd348efaSShaohui Xie 	u32	rx_jabber_l;	/* Rx Jabber packet lower */
85*cd348efaSShaohui Xie 	u32	rx_jabber_u;	/* Rx Jabber packet upper */
86*cd348efaSShaohui Xie 	u32	rx_frag_l;	/* Rx Fragment packet lower */
87*cd348efaSShaohui Xie 	u32	rx_frag_u;	/* Rx Fragment packet upper */
88*cd348efaSShaohui Xie 	u32	rx_cnp_l;	/* Rx control packet lower */
89*cd348efaSShaohui Xie 	u32	rx_cnp_u;	/* Rx control packet upper */
90*cd348efaSShaohui Xie 	u32	rx_drntp_l;	/* Rx dripped not truncated packet lower */
91*cd348efaSShaohui Xie 	u32	rx_drntp_u;	/* Rx dripped not truncated packet upper */
92*cd348efaSShaohui Xie 	u32	res_1d0[0xc];
93*cd348efaSShaohui Xie 
94*cd348efaSShaohui Xie 	u32	tx_eoct_l;	/* Tx ethernet octests lower */
95*cd348efaSShaohui Xie 	u32	tx_eoct_u;	/* Tx ethernet octests upper */
96*cd348efaSShaohui Xie 	u32	tx_oct_l;	/* Tx octests lower */
97*cd348efaSShaohui Xie 	u32	tx_oct_u;	/* Tx octests upper */
98*cd348efaSShaohui Xie 	u32	res_210[0x2];
99*cd348efaSShaohui Xie 	u32	tx_pause_frame_l; /* Tx valid pause frame lower */
100*cd348efaSShaohui Xie 	u32	tx_pause_frame_u; /* Tx valid pause frame upper */
101*cd348efaSShaohui Xie 	u32	tx_frame_l;	/* Tx frame counter lower */
102*cd348efaSShaohui Xie 	u32	tx_frame_u;	/* Tx frame counter upper */
103*cd348efaSShaohui Xie 	u32	tx_frame_crc_err_l; /* Tx frame check sequence error lower */
104*cd348efaSShaohui Xie 	u32	tx_frame_crc_err_u; /* Tx frame check sequence error upper */
105*cd348efaSShaohui Xie 	u32	tx_vlan_l;	/* Tx VLAN frame lower */
106*cd348efaSShaohui Xie 	u32	tx_vlan_u;	/* Tx VLAN frame upper */
107*cd348efaSShaohui Xie 	u32	tx_frame_err_l;	/* Tx frame error lower */
108*cd348efaSShaohui Xie 	u32	tx_frame_err_u;	/* Tx frame error upper */
109*cd348efaSShaohui Xie 	u32	tx_uni_l;	/* Tx unicast frame lower */
110*cd348efaSShaohui Xie 	u32	tx_uni_u;	/* Tx unicast frame upper */
111*cd348efaSShaohui Xie 	u32	tx_multi_l;	/* Tx multicast frame lower */
112*cd348efaSShaohui Xie 	u32	tx_multi_u;	/* Tx multicast frame upper */
113*cd348efaSShaohui Xie 	u32	tx_brd_l;	/* Tx broadcast frame lower */
114*cd348efaSShaohui Xie 	u32	tx_brd_u;	/* Tx broadcast frame upper */
115*cd348efaSShaohui Xie 	u32	res_258[0x2];
116*cd348efaSShaohui Xie 	u32	tx_pkt_l;	/* Tx packets lower */
117*cd348efaSShaohui Xie 	u32	tx_pkt_u;	/* Tx packets upper */
118*cd348efaSShaohui Xie 	u32	tx_undsz_l;	/* Tx undersized packet lower */
119*cd348efaSShaohui Xie 	u32	tx_undsz_u;	/* Tx undersized packet upper */
120*cd348efaSShaohui Xie 	u32	tx_64_l;	/* Tx 64 oct packet lower */
121*cd348efaSShaohui Xie 	u32	tx_64_u;	/* Tx 64 oct packet upper */
122*cd348efaSShaohui Xie 	u32	tx_127_l;	/* Tx 65 to 127 oct packet lower */
123*cd348efaSShaohui Xie 	u32	tx_127_u;	/* Tx 65 to 127 oct packet upper */
124*cd348efaSShaohui Xie 	u32	tx_255_l;	/* Tx 128 to 255 oct packet lower */
125*cd348efaSShaohui Xie 	u32	tx_255_u;	/* Tx 128 to 255 oct packet upper */
126*cd348efaSShaohui Xie 	u32	tx_511_l;	/* Tx 256 to 511 oct packet lower */
127*cd348efaSShaohui Xie 	u32	tx_511_u;	/* Tx 256 to 511 oct packet upper */
128*cd348efaSShaohui Xie 	u32	tx_1023_l;	/* Tx 512 to 1023 oct packet lower */
129*cd348efaSShaohui Xie 	u32	tx_1023_u;	/* Tx 512 to 1023 oct packet upper */
130*cd348efaSShaohui Xie 	u32	tx_1518_l;	/* Tx 1024 to 1518 oct packet lower */
131*cd348efaSShaohui Xie 	u32	tx_1518_u;	/* Tx 1024 to 1518 oct packet upper */
132*cd348efaSShaohui Xie 	u32	tx_1519_l;	/* Tx 1519 to max oct packet lower */
133*cd348efaSShaohui Xie 	u32	tx_1519_u;	/* Tx 1519 to max oct packet upper */
134*cd348efaSShaohui Xie 	u32	res_2a8[0x6];
135*cd348efaSShaohui Xie 	u32	tx_cnp_l;	/* Tx control packet lower */
136*cd348efaSShaohui Xie 	u32	tx_cnp_u;	/* Tx control packet upper */
137*cd348efaSShaohui Xie 	u32	res_2c8[0xe];
138*cd348efaSShaohui Xie 
139*cd348efaSShaohui Xie 	/* Line interface control register */
140*cd348efaSShaohui Xie 	u32 if_mode;		/* interface mode control */
141*cd348efaSShaohui Xie 	u32 if_status;		/* interface status */
142*cd348efaSShaohui Xie 	u32 res_308[0xe];
143*cd348efaSShaohui Xie 
144*cd348efaSShaohui Xie 	/* HiGig/2 Register */
145*cd348efaSShaohui Xie 	u32 hg_config;	/* HiGig2 control and configuration */
146*cd348efaSShaohui Xie 	u32 res_344[0x3];
147*cd348efaSShaohui Xie 	u32 hg_pause_quanta;	/* HiGig2 pause quanta */
148*cd348efaSShaohui Xie 	u32 res_354[0x3];
149*cd348efaSShaohui Xie 	u32 hg_pause_thresh;	/* HiGig2 pause quanta threshold */
150*cd348efaSShaohui Xie 	u32 res_364[0x3];
151*cd348efaSShaohui Xie 	u32 hgrx_pause_status;	/* HiGig2 rx pause quanta status */
152*cd348efaSShaohui Xie 	u32 hg_fifos_status;	/* HiGig2 fifos status */
153*cd348efaSShaohui Xie 	u32 rhm;	/* Rx HiGig2 message counter register */
154*cd348efaSShaohui Xie 	u32 thm;/* Tx HiGig2 message counter register */
155*cd348efaSShaohui Xie 	u32 res_380[0x320];
156*cd348efaSShaohui Xie };
157*cd348efaSShaohui Xie 
158*cd348efaSShaohui Xie /* COMMAND_CONFIG - command and configuration register */
159*cd348efaSShaohui Xie #define MEMAC_CMD_CFG_RX_EN		0x00000002 /* MAC Rx path enable */
160*cd348efaSShaohui Xie #define MEMAC_CMD_CFG_TX_EN		0x00000001 /* MAC Tx path enable */
161*cd348efaSShaohui Xie #define MEMAC_CMD_CFG_RXTX_EN	(MEMAC_CMD_CFG_RX_EN | MEMAC_CMD_CFG_TX_EN)
162*cd348efaSShaohui Xie #define MEMAC_CMD_CFG_NO_LEN_CHK 0x20000 /* Payload length check disable */
163*cd348efaSShaohui Xie 
164*cd348efaSShaohui Xie /* HASHTABLE_CTRL - Hashtable control register */
165*cd348efaSShaohui Xie #define HASHTABLE_CTRL_MCAST_EN	0x00000200 /* enable mulitcast Rx hash */
166*cd348efaSShaohui Xie #define HASHTABLE_CTRL_ADDR_MASK	0x000001ff
167*cd348efaSShaohui Xie 
168*cd348efaSShaohui Xie /* TX_IPG_LENGTH - Transmit inter-packet gap length register */
169*cd348efaSShaohui Xie #define TX_IPG_LENGTH_IPG_LEN_MASK	0x000003ff
170*cd348efaSShaohui Xie 
171*cd348efaSShaohui Xie /* IMASK - interrupt mask register */
172*cd348efaSShaohui Xie #define IMASK_MDIO_SCAN_EVENT	0x00010000 /* MDIO scan event mask */
173*cd348efaSShaohui Xie #define IMASK_MDIO_CMD_CMPL	0x00008000 /* MDIO cmd completion mask */
174*cd348efaSShaohui Xie #define IMASK_REM_FAULT		0x00004000 /* remote fault mask */
175*cd348efaSShaohui Xie #define IMASK_LOC_FAULT		0x00002000 /* local fault mask */
176*cd348efaSShaohui Xie #define IMASK_TX_ECC_ER		0x00001000 /* Tx frame ECC error mask */
177*cd348efaSShaohui Xie #define IMASK_TX_FIFO_UNFL	0x00000800 /* Tx FIFO underflow mask */
178*cd348efaSShaohui Xie #define IMASK_TX_ER		0x00000200 /* Tx frame error mask */
179*cd348efaSShaohui Xie #define IMASK_RX_FIFO_OVFL	0x00000100 /* Rx FIFO overflow mask */
180*cd348efaSShaohui Xie #define IMASK_RX_ECC_ER		0x00000080 /* Rx frame ECC error mask */
181*cd348efaSShaohui Xie #define IMASK_RX_JAB_FRM	0x00000040 /* Rx jabber frame mask */
182*cd348efaSShaohui Xie #define IMASK_RX_OVRSZ_FRM	0x00000020 /* Rx oversized frame mask */
183*cd348efaSShaohui Xie #define IMASK_RX_RUNT_FRM	0x00000010 /* Rx runt frame mask */
184*cd348efaSShaohui Xie #define IMASK_RX_FRAG_FRM	0x00000008 /* Rx fragment frame mask */
185*cd348efaSShaohui Xie #define IMASK_RX_LEN_ER		0x00000004 /* Rx payload length error mask */
186*cd348efaSShaohui Xie #define IMASK_RX_CRC_ER		0x00000002 /* Rx CRC error mask */
187*cd348efaSShaohui Xie #define IMASK_RX_ALIGN_ER	0x00000001 /* Rx alignment error mask */
188*cd348efaSShaohui Xie 
189*cd348efaSShaohui Xie #define IMASK_MASK_ALL		0x00000000
190*cd348efaSShaohui Xie 
191*cd348efaSShaohui Xie /* IEVENT - interrupt event register */
192*cd348efaSShaohui Xie #define IEVENT_MDIO_SCAN_EVENT	0x00010000 /* MDIO scan event */
193*cd348efaSShaohui Xie #define IEVENT_MDIO_CMD_CMPL	0x00008000 /* MDIO cmd completion */
194*cd348efaSShaohui Xie #define IEVENT_REM_FAULT	0x00004000 /* remote fault */
195*cd348efaSShaohui Xie #define IEVENT_LOC_FAULT	0x00002000 /* local fault */
196*cd348efaSShaohui Xie #define IEVENT_TX_ECC_ER	0x00001000 /* Tx frame ECC error */
197*cd348efaSShaohui Xie #define IEVENT_TX_FIFO_UNFL	0x00000800 /* Tx FIFO underflow */
198*cd348efaSShaohui Xie #define IEVENT_TX_ER		0x00000200 /* Tx frame error */
199*cd348efaSShaohui Xie #define IEVENT_RX_FIFO_OVFL	0x00000100 /* Rx FIFO overflow */
200*cd348efaSShaohui Xie #define IEVENT_RX_ECC_ER	0x00000080 /* Rx frame ECC error */
201*cd348efaSShaohui Xie #define IEVENT_RX_JAB_FRM	0x00000040 /* Rx jabber frame */
202*cd348efaSShaohui Xie #define IEVENT_RX_OVRSZ_FRM	0x00000020 /* Rx oversized frame */
203*cd348efaSShaohui Xie #define IEVENT_RX_RUNT_FRM	0x00000010 /* Rx runt frame */
204*cd348efaSShaohui Xie #define IEVENT_RX_FRAG_FRM	0x00000008 /* Rx fragment frame */
205*cd348efaSShaohui Xie #define IEVENT_RX_LEN_ER	0x00000004 /* Rx payload length error */
206*cd348efaSShaohui Xie #define IEVENT_RX_CRC_ER	0x00000002 /* Rx CRC error */
207*cd348efaSShaohui Xie #define IEVENT_RX_ALIGN_ER	0x00000001 /* Rx alignment error */
208*cd348efaSShaohui Xie 
209*cd348efaSShaohui Xie #define IEVENT_CLEAR_ALL	0xffffffff
210*cd348efaSShaohui Xie 
211*cd348efaSShaohui Xie /* IF_MODE - Interface Mode Register */
212*cd348efaSShaohui Xie #define IF_MODE_EN_AUTO	0x00008000 /* 1 - Enable automatic speed selection */
213*cd348efaSShaohui Xie #define IF_MODE_SETSP_100M	0x00000000 /* 00 - 100Mbps RGMII */
214*cd348efaSShaohui Xie #define IF_MODE_SETSP_10M	0x00002000 /* 01 - 10Mbps RGMII */
215*cd348efaSShaohui Xie #define IF_MODE_SETSP_1000M	0x00004000 /* 10 - 1000Mbps RGMII */
216*cd348efaSShaohui Xie #define IF_MODE_SETSP_MASK	0x00006000 /* setsp mask bits */
217*cd348efaSShaohui Xie #define IF_MODE_XGMII	0x00000000 /* 00- XGMII(10) interface mode */
218*cd348efaSShaohui Xie #define IF_MODE_GMII		0x00000002 /* 10- GMII interface mode */
219*cd348efaSShaohui Xie #define IF_MODE_MASK	0x00000003 /* mask for mode interface mode */
220*cd348efaSShaohui Xie #define IF_MODE_RG		0x00000004 /* 1- RGMII */
221*cd348efaSShaohui Xie #define IF_MODE_RM		0x00000008 /* 1- RGMII */
222*cd348efaSShaohui Xie 
223*cd348efaSShaohui Xie #define IF_DEFAULT	(IF_GMII)
224*cd348efaSShaohui Xie 
225*cd348efaSShaohui Xie /* Internal PHY Registers - SGMII */
226*cd348efaSShaohui Xie #define PHY_SGMII_CR_PHY_RESET      0x8000
227*cd348efaSShaohui Xie #define PHY_SGMII_CR_RESET_AN       0x0200
228*cd348efaSShaohui Xie #define PHY_SGMII_CR_DEF_VAL        0x1140
229*cd348efaSShaohui Xie #define PHY_SGMII_DEV_ABILITY_SGMII 0x4001
230*cd348efaSShaohui Xie #define PHY_SGMII_IF_MODE_AN        0x0002
231*cd348efaSShaohui Xie #define PHY_SGMII_IF_MODE_SGMII     0x0001
232*cd348efaSShaohui Xie 
233*cd348efaSShaohui Xie struct memac_mdio_controller {
234*cd348efaSShaohui Xie 	u32	res0[0xc];
235*cd348efaSShaohui Xie 	u32	mdio_stat;	/* MDIO configuration and status */
236*cd348efaSShaohui Xie 	u32	mdio_ctl;	/* MDIO control */
237*cd348efaSShaohui Xie 	u32	mdio_data;	/* MDIO data */
238*cd348efaSShaohui Xie 	u32	mdio_addr;	/* MDIO address */
239*cd348efaSShaohui Xie };
240*cd348efaSShaohui Xie 
241*cd348efaSShaohui Xie #define MDIO_STAT_CLKDIV(x)	(((x>>1) & 0xff) << 8)
242*cd348efaSShaohui Xie #define MDIO_STAT_BSY		(1 << 0)
243*cd348efaSShaohui Xie #define MDIO_STAT_RD_ER		(1 << 1)
244*cd348efaSShaohui Xie #define MDIO_STAT_PRE		(1 << 5)
245*cd348efaSShaohui Xie #define MDIO_STAT_ENC		(1 << 6)
246*cd348efaSShaohui Xie #define MDIO_STAT_HOLD_15_CLK	(7 << 2)
247*cd348efaSShaohui Xie #define MDIO_STAT_NEG		(1 << 23)
248*cd348efaSShaohui Xie 
249*cd348efaSShaohui Xie #define MDIO_CTL_DEV_ADDR(x)	(x & 0x1f)
250*cd348efaSShaohui Xie #define MDIO_CTL_PORT_ADDR(x)	((x & 0x1f) << 5)
251*cd348efaSShaohui Xie #define MDIO_CTL_PRE_DIS	(1 << 10)
252*cd348efaSShaohui Xie #define MDIO_CTL_SCAN_EN	(1 << 11)
253*cd348efaSShaohui Xie #define MDIO_CTL_POST_INC	(1 << 14)
254*cd348efaSShaohui Xie #define MDIO_CTL_READ		(1 << 15)
255*cd348efaSShaohui Xie 
256*cd348efaSShaohui Xie #define MDIO_DATA(x)		(x & 0xffff)
257*cd348efaSShaohui Xie #define MDIO_DATA_BSY		(1 << 31)
258*cd348efaSShaohui Xie 
259*cd348efaSShaohui Xie struct fsl_enet_mac;
260*cd348efaSShaohui Xie 
261*cd348efaSShaohui Xie void init_memac(struct fsl_enet_mac *mac, void *base, void *phyregs,
262*cd348efaSShaohui Xie 		int max_rx_len);
263*cd348efaSShaohui Xie 
264*cd348efaSShaohui Xie #endif
265