1cd348efaSShaohui Xie /* 2cd348efaSShaohui Xie * Copyright 2012 Freescale Semiconductor, Inc. 3cd348efaSShaohui Xie * Roy Zang <tie-fei.zang@freescale.com> 4cd348efaSShaohui Xie * 5cd348efaSShaohui Xie * SPDX-License-Identifier: GPL-2.0+ 6cd348efaSShaohui Xie */ 7cd348efaSShaohui Xie 8cd348efaSShaohui Xie #ifndef __MEMAC_H__ 9cd348efaSShaohui Xie #define __MEMAC_H__ 10cd348efaSShaohui Xie 11cd348efaSShaohui Xie #include <phy.h> 12cd348efaSShaohui Xie 13cd348efaSShaohui Xie struct memac { 14cd348efaSShaohui Xie /* memac general control and status registers */ 15cd348efaSShaohui Xie u32 res_0[2]; 16cd348efaSShaohui Xie u32 command_config; /* Control and configuration register */ 17cd348efaSShaohui Xie u32 mac_addr_0; /* Lower 32 bits of 48-bit MAC address */ 18cd348efaSShaohui Xie u32 mac_addr_1; /* Upper 16 bits of 48-bit MAC address */ 19cd348efaSShaohui Xie u32 maxfrm; /* Maximum frame length register */ 20cd348efaSShaohui Xie u32 res_18[5]; 21cd348efaSShaohui Xie u32 hashtable_ctrl; /* Hash table control register */ 22cd348efaSShaohui Xie u32 res_30[4]; 23cd348efaSShaohui Xie u32 ievent; /* Interrupt event register */ 24cd348efaSShaohui Xie u32 tx_ipg_length; /* Transmitter inter-packet-gap register */ 25cd348efaSShaohui Xie u32 res_48; 26cd348efaSShaohui Xie u32 imask; /* interrupt mask register */ 27cd348efaSShaohui Xie u32 res_50; 28cd348efaSShaohui Xie u32 cl_pause_quanta[4]; /* CL01-CL67 pause quanta register */ 29cd348efaSShaohui Xie u32 cl_pause_thresh[4]; /* CL01-CL67 pause thresh register */ 30cd348efaSShaohui Xie u32 rx_pause_status; /* Receive pause status register */ 31cd348efaSShaohui Xie u32 res_78[2]; 32cd348efaSShaohui Xie u32 mac_addr[14]; /* MAC address */ 33cd348efaSShaohui Xie u32 lpwake_timer; /* EEE low power wakeup timer register */ 34cd348efaSShaohui Xie u32 sleep_timer; /* Transmit EEE Low Power Timer register */ 35cd348efaSShaohui Xie u32 res_c0[8]; 36cd348efaSShaohui Xie u32 statn_config; /* Statistics configuration register */ 37cd348efaSShaohui Xie u32 res_e4[7]; 38cd348efaSShaohui Xie 39cd348efaSShaohui Xie /* memac statistics counter registers */ 40cd348efaSShaohui Xie u32 rx_eoct_l; /* Rx ethernet octests lower */ 41cd348efaSShaohui Xie u32 rx_eoct_u; /* Rx ethernet octests upper */ 42cd348efaSShaohui Xie u32 rx_oct_l; /* Rx octests lower */ 43cd348efaSShaohui Xie u32 rx_oct_u; /* Rx octests upper */ 44cd348efaSShaohui Xie u32 rx_align_err_l; /* Rx alignment error lower */ 45cd348efaSShaohui Xie u32 rx_align_err_u; /* Rx alignment error upper */ 46cd348efaSShaohui Xie u32 rx_pause_frame_l; /* Rx valid pause frame upper */ 47cd348efaSShaohui Xie u32 rx_pause_frame_u; /* Rx valid pause frame upper */ 48cd348efaSShaohui Xie u32 rx_frame_l; /* Rx frame counter lower */ 49cd348efaSShaohui Xie u32 rx_frame_u; /* Rx frame counter upper */ 50cd348efaSShaohui Xie u32 rx_frame_crc_err_l; /* Rx frame check sequence error lower */ 51cd348efaSShaohui Xie u32 rx_frame_crc_err_u; /* Rx frame check sequence error upper */ 52cd348efaSShaohui Xie u32 rx_vlan_l; /* Rx VLAN frame lower */ 53cd348efaSShaohui Xie u32 rx_vlan_u; /* Rx VLAN frame upper */ 54cd348efaSShaohui Xie u32 rx_err_l; /* Rx frame error lower */ 55cd348efaSShaohui Xie u32 rx_err_u; /* Rx frame error upper */ 56cd348efaSShaohui Xie u32 rx_uni_l; /* Rx unicast frame lower */ 57cd348efaSShaohui Xie u32 rx_uni_u; /* Rx unicast frame upper */ 58cd348efaSShaohui Xie u32 rx_multi_l; /* Rx multicast frame lower */ 59cd348efaSShaohui Xie u32 rx_multi_u; /* Rx multicast frame upper */ 60cd348efaSShaohui Xie u32 rx_brd_l; /* Rx broadcast frame lower */ 61cd348efaSShaohui Xie u32 rx_brd_u; /* Rx broadcast frame upper */ 62cd348efaSShaohui Xie u32 rx_drop_l; /* Rx dropped packets lower */ 63cd348efaSShaohui Xie u32 rx_drop_u; /* Rx dropped packets upper */ 64cd348efaSShaohui Xie u32 rx_pkt_l; /* Rx packets lower */ 65cd348efaSShaohui Xie u32 rx_pkt_u; /* Rx packets upper */ 66cd348efaSShaohui Xie u32 rx_undsz_l; /* Rx undersized packet lower */ 67cd348efaSShaohui Xie u32 rx_undsz_u; /* Rx undersized packet upper */ 68cd348efaSShaohui Xie u32 rx_64_l; /* Rx 64 oct packet lower */ 69cd348efaSShaohui Xie u32 rx_64_u; /* Rx 64 oct packet upper */ 70cd348efaSShaohui Xie u32 rx_127_l; /* Rx 65 to 127 oct packet lower */ 71cd348efaSShaohui Xie u32 rx_127_u; /* Rx 65 to 127 oct packet upper */ 72cd348efaSShaohui Xie u32 rx_255_l; /* Rx 128 to 255 oct packet lower */ 73cd348efaSShaohui Xie u32 rx_255_u; /* Rx 128 to 255 oct packet upper */ 74cd348efaSShaohui Xie u32 rx_511_l; /* Rx 256 to 511 oct packet lower */ 75cd348efaSShaohui Xie u32 rx_511_u; /* Rx 256 to 511 oct packet upper */ 76cd348efaSShaohui Xie u32 rx_1023_l; /* Rx 512 to 1023 oct packet lower */ 77cd348efaSShaohui Xie u32 rx_1023_u; /* Rx 512 to 1023 oct packet upper */ 78cd348efaSShaohui Xie u32 rx_1518_l; /* Rx 1024 to 1518 oct packet lower */ 79cd348efaSShaohui Xie u32 rx_1518_u; /* Rx 1024 to 1518 oct packet upper */ 80cd348efaSShaohui Xie u32 rx_1519_l; /* Rx 1519 to max oct packet lower */ 81cd348efaSShaohui Xie u32 rx_1519_u; /* Rx 1519 to max oct packet upper */ 82cd348efaSShaohui Xie u32 rx_oversz_l; /* Rx oversized packet lower */ 83cd348efaSShaohui Xie u32 rx_oversz_u; /* Rx oversized packet upper */ 84cd348efaSShaohui Xie u32 rx_jabber_l; /* Rx Jabber packet lower */ 85cd348efaSShaohui Xie u32 rx_jabber_u; /* Rx Jabber packet upper */ 86cd348efaSShaohui Xie u32 rx_frag_l; /* Rx Fragment packet lower */ 87cd348efaSShaohui Xie u32 rx_frag_u; /* Rx Fragment packet upper */ 88cd348efaSShaohui Xie u32 rx_cnp_l; /* Rx control packet lower */ 89cd348efaSShaohui Xie u32 rx_cnp_u; /* Rx control packet upper */ 90cd348efaSShaohui Xie u32 rx_drntp_l; /* Rx dripped not truncated packet lower */ 91cd348efaSShaohui Xie u32 rx_drntp_u; /* Rx dripped not truncated packet upper */ 92cd348efaSShaohui Xie u32 res_1d0[0xc]; 93cd348efaSShaohui Xie 94cd348efaSShaohui Xie u32 tx_eoct_l; /* Tx ethernet octests lower */ 95cd348efaSShaohui Xie u32 tx_eoct_u; /* Tx ethernet octests upper */ 96cd348efaSShaohui Xie u32 tx_oct_l; /* Tx octests lower */ 97cd348efaSShaohui Xie u32 tx_oct_u; /* Tx octests upper */ 98cd348efaSShaohui Xie u32 res_210[0x2]; 99cd348efaSShaohui Xie u32 tx_pause_frame_l; /* Tx valid pause frame lower */ 100cd348efaSShaohui Xie u32 tx_pause_frame_u; /* Tx valid pause frame upper */ 101cd348efaSShaohui Xie u32 tx_frame_l; /* Tx frame counter lower */ 102cd348efaSShaohui Xie u32 tx_frame_u; /* Tx frame counter upper */ 103cd348efaSShaohui Xie u32 tx_frame_crc_err_l; /* Tx frame check sequence error lower */ 104cd348efaSShaohui Xie u32 tx_frame_crc_err_u; /* Tx frame check sequence error upper */ 105cd348efaSShaohui Xie u32 tx_vlan_l; /* Tx VLAN frame lower */ 106cd348efaSShaohui Xie u32 tx_vlan_u; /* Tx VLAN frame upper */ 107cd348efaSShaohui Xie u32 tx_frame_err_l; /* Tx frame error lower */ 108cd348efaSShaohui Xie u32 tx_frame_err_u; /* Tx frame error upper */ 109cd348efaSShaohui Xie u32 tx_uni_l; /* Tx unicast frame lower */ 110cd348efaSShaohui Xie u32 tx_uni_u; /* Tx unicast frame upper */ 111cd348efaSShaohui Xie u32 tx_multi_l; /* Tx multicast frame lower */ 112cd348efaSShaohui Xie u32 tx_multi_u; /* Tx multicast frame upper */ 113cd348efaSShaohui Xie u32 tx_brd_l; /* Tx broadcast frame lower */ 114cd348efaSShaohui Xie u32 tx_brd_u; /* Tx broadcast frame upper */ 115cd348efaSShaohui Xie u32 res_258[0x2]; 116cd348efaSShaohui Xie u32 tx_pkt_l; /* Tx packets lower */ 117cd348efaSShaohui Xie u32 tx_pkt_u; /* Tx packets upper */ 118cd348efaSShaohui Xie u32 tx_undsz_l; /* Tx undersized packet lower */ 119cd348efaSShaohui Xie u32 tx_undsz_u; /* Tx undersized packet upper */ 120cd348efaSShaohui Xie u32 tx_64_l; /* Tx 64 oct packet lower */ 121cd348efaSShaohui Xie u32 tx_64_u; /* Tx 64 oct packet upper */ 122cd348efaSShaohui Xie u32 tx_127_l; /* Tx 65 to 127 oct packet lower */ 123cd348efaSShaohui Xie u32 tx_127_u; /* Tx 65 to 127 oct packet upper */ 124cd348efaSShaohui Xie u32 tx_255_l; /* Tx 128 to 255 oct packet lower */ 125cd348efaSShaohui Xie u32 tx_255_u; /* Tx 128 to 255 oct packet upper */ 126cd348efaSShaohui Xie u32 tx_511_l; /* Tx 256 to 511 oct packet lower */ 127cd348efaSShaohui Xie u32 tx_511_u; /* Tx 256 to 511 oct packet upper */ 128cd348efaSShaohui Xie u32 tx_1023_l; /* Tx 512 to 1023 oct packet lower */ 129cd348efaSShaohui Xie u32 tx_1023_u; /* Tx 512 to 1023 oct packet upper */ 130cd348efaSShaohui Xie u32 tx_1518_l; /* Tx 1024 to 1518 oct packet lower */ 131cd348efaSShaohui Xie u32 tx_1518_u; /* Tx 1024 to 1518 oct packet upper */ 132cd348efaSShaohui Xie u32 tx_1519_l; /* Tx 1519 to max oct packet lower */ 133cd348efaSShaohui Xie u32 tx_1519_u; /* Tx 1519 to max oct packet upper */ 134cd348efaSShaohui Xie u32 res_2a8[0x6]; 135cd348efaSShaohui Xie u32 tx_cnp_l; /* Tx control packet lower */ 136cd348efaSShaohui Xie u32 tx_cnp_u; /* Tx control packet upper */ 137cd348efaSShaohui Xie u32 res_2c8[0xe]; 138cd348efaSShaohui Xie 139cd348efaSShaohui Xie /* Line interface control register */ 140cd348efaSShaohui Xie u32 if_mode; /* interface mode control */ 141cd348efaSShaohui Xie u32 if_status; /* interface status */ 142cd348efaSShaohui Xie u32 res_308[0xe]; 143cd348efaSShaohui Xie 144cd348efaSShaohui Xie /* HiGig/2 Register */ 145cd348efaSShaohui Xie u32 hg_config; /* HiGig2 control and configuration */ 146cd348efaSShaohui Xie u32 res_344[0x3]; 147cd348efaSShaohui Xie u32 hg_pause_quanta; /* HiGig2 pause quanta */ 148cd348efaSShaohui Xie u32 res_354[0x3]; 149cd348efaSShaohui Xie u32 hg_pause_thresh; /* HiGig2 pause quanta threshold */ 150cd348efaSShaohui Xie u32 res_364[0x3]; 151cd348efaSShaohui Xie u32 hgrx_pause_status; /* HiGig2 rx pause quanta status */ 152cd348efaSShaohui Xie u32 hg_fifos_status; /* HiGig2 fifos status */ 153cd348efaSShaohui Xie u32 rhm; /* Rx HiGig2 message counter register */ 154cd348efaSShaohui Xie u32 thm;/* Tx HiGig2 message counter register */ 155cd348efaSShaohui Xie u32 res_380[0x320]; 156cd348efaSShaohui Xie }; 157cd348efaSShaohui Xie 158cd348efaSShaohui Xie /* COMMAND_CONFIG - command and configuration register */ 159cd348efaSShaohui Xie #define MEMAC_CMD_CFG_RX_EN 0x00000002 /* MAC Rx path enable */ 160cd348efaSShaohui Xie #define MEMAC_CMD_CFG_TX_EN 0x00000001 /* MAC Tx path enable */ 161cd348efaSShaohui Xie #define MEMAC_CMD_CFG_RXTX_EN (MEMAC_CMD_CFG_RX_EN | MEMAC_CMD_CFG_TX_EN) 162cd348efaSShaohui Xie #define MEMAC_CMD_CFG_NO_LEN_CHK 0x20000 /* Payload length check disable */ 163cd348efaSShaohui Xie 164cd348efaSShaohui Xie /* HASHTABLE_CTRL - Hashtable control register */ 165cd348efaSShaohui Xie #define HASHTABLE_CTRL_MCAST_EN 0x00000200 /* enable mulitcast Rx hash */ 166cd348efaSShaohui Xie #define HASHTABLE_CTRL_ADDR_MASK 0x000001ff 167cd348efaSShaohui Xie 168cd348efaSShaohui Xie /* TX_IPG_LENGTH - Transmit inter-packet gap length register */ 169cd348efaSShaohui Xie #define TX_IPG_LENGTH_IPG_LEN_MASK 0x000003ff 170cd348efaSShaohui Xie 171cd348efaSShaohui Xie /* IMASK - interrupt mask register */ 172cd348efaSShaohui Xie #define IMASK_MDIO_SCAN_EVENT 0x00010000 /* MDIO scan event mask */ 173cd348efaSShaohui Xie #define IMASK_MDIO_CMD_CMPL 0x00008000 /* MDIO cmd completion mask */ 174cd348efaSShaohui Xie #define IMASK_REM_FAULT 0x00004000 /* remote fault mask */ 175cd348efaSShaohui Xie #define IMASK_LOC_FAULT 0x00002000 /* local fault mask */ 176cd348efaSShaohui Xie #define IMASK_TX_ECC_ER 0x00001000 /* Tx frame ECC error mask */ 177cd348efaSShaohui Xie #define IMASK_TX_FIFO_UNFL 0x00000800 /* Tx FIFO underflow mask */ 178cd348efaSShaohui Xie #define IMASK_TX_ER 0x00000200 /* Tx frame error mask */ 179cd348efaSShaohui Xie #define IMASK_RX_FIFO_OVFL 0x00000100 /* Rx FIFO overflow mask */ 180cd348efaSShaohui Xie #define IMASK_RX_ECC_ER 0x00000080 /* Rx frame ECC error mask */ 181cd348efaSShaohui Xie #define IMASK_RX_JAB_FRM 0x00000040 /* Rx jabber frame mask */ 182cd348efaSShaohui Xie #define IMASK_RX_OVRSZ_FRM 0x00000020 /* Rx oversized frame mask */ 183cd348efaSShaohui Xie #define IMASK_RX_RUNT_FRM 0x00000010 /* Rx runt frame mask */ 184cd348efaSShaohui Xie #define IMASK_RX_FRAG_FRM 0x00000008 /* Rx fragment frame mask */ 185cd348efaSShaohui Xie #define IMASK_RX_LEN_ER 0x00000004 /* Rx payload length error mask */ 186cd348efaSShaohui Xie #define IMASK_RX_CRC_ER 0x00000002 /* Rx CRC error mask */ 187cd348efaSShaohui Xie #define IMASK_RX_ALIGN_ER 0x00000001 /* Rx alignment error mask */ 188cd348efaSShaohui Xie 189cd348efaSShaohui Xie #define IMASK_MASK_ALL 0x00000000 190cd348efaSShaohui Xie 191cd348efaSShaohui Xie /* IEVENT - interrupt event register */ 192cd348efaSShaohui Xie #define IEVENT_MDIO_SCAN_EVENT 0x00010000 /* MDIO scan event */ 193cd348efaSShaohui Xie #define IEVENT_MDIO_CMD_CMPL 0x00008000 /* MDIO cmd completion */ 194cd348efaSShaohui Xie #define IEVENT_REM_FAULT 0x00004000 /* remote fault */ 195cd348efaSShaohui Xie #define IEVENT_LOC_FAULT 0x00002000 /* local fault */ 196cd348efaSShaohui Xie #define IEVENT_TX_ECC_ER 0x00001000 /* Tx frame ECC error */ 197cd348efaSShaohui Xie #define IEVENT_TX_FIFO_UNFL 0x00000800 /* Tx FIFO underflow */ 198cd348efaSShaohui Xie #define IEVENT_TX_ER 0x00000200 /* Tx frame error */ 199cd348efaSShaohui Xie #define IEVENT_RX_FIFO_OVFL 0x00000100 /* Rx FIFO overflow */ 200cd348efaSShaohui Xie #define IEVENT_RX_ECC_ER 0x00000080 /* Rx frame ECC error */ 201cd348efaSShaohui Xie #define IEVENT_RX_JAB_FRM 0x00000040 /* Rx jabber frame */ 202cd348efaSShaohui Xie #define IEVENT_RX_OVRSZ_FRM 0x00000020 /* Rx oversized frame */ 203cd348efaSShaohui Xie #define IEVENT_RX_RUNT_FRM 0x00000010 /* Rx runt frame */ 204cd348efaSShaohui Xie #define IEVENT_RX_FRAG_FRM 0x00000008 /* Rx fragment frame */ 205cd348efaSShaohui Xie #define IEVENT_RX_LEN_ER 0x00000004 /* Rx payload length error */ 206cd348efaSShaohui Xie #define IEVENT_RX_CRC_ER 0x00000002 /* Rx CRC error */ 207cd348efaSShaohui Xie #define IEVENT_RX_ALIGN_ER 0x00000001 /* Rx alignment error */ 208cd348efaSShaohui Xie 209cd348efaSShaohui Xie #define IEVENT_CLEAR_ALL 0xffffffff 210cd348efaSShaohui Xie 211cd348efaSShaohui Xie /* IF_MODE - Interface Mode Register */ 212cd348efaSShaohui Xie #define IF_MODE_EN_AUTO 0x00008000 /* 1 - Enable automatic speed selection */ 213cd348efaSShaohui Xie #define IF_MODE_SETSP_100M 0x00000000 /* 00 - 100Mbps RGMII */ 214cd348efaSShaohui Xie #define IF_MODE_SETSP_10M 0x00002000 /* 01 - 10Mbps RGMII */ 215cd348efaSShaohui Xie #define IF_MODE_SETSP_1000M 0x00004000 /* 10 - 1000Mbps RGMII */ 216cd348efaSShaohui Xie #define IF_MODE_SETSP_MASK 0x00006000 /* setsp mask bits */ 217cd348efaSShaohui Xie #define IF_MODE_XGMII 0x00000000 /* 00- XGMII(10) interface mode */ 218cd348efaSShaohui Xie #define IF_MODE_GMII 0x00000002 /* 10- GMII interface mode */ 219cd348efaSShaohui Xie #define IF_MODE_MASK 0x00000003 /* mask for mode interface mode */ 220cd348efaSShaohui Xie #define IF_MODE_RG 0x00000004 /* 1- RGMII */ 221cd348efaSShaohui Xie #define IF_MODE_RM 0x00000008 /* 1- RGMII */ 222cd348efaSShaohui Xie 223cd348efaSShaohui Xie #define IF_DEFAULT (IF_GMII) 224cd348efaSShaohui Xie 225cd348efaSShaohui Xie /* Internal PHY Registers - SGMII */ 226cd348efaSShaohui Xie #define PHY_SGMII_CR_PHY_RESET 0x8000 227cd348efaSShaohui Xie #define PHY_SGMII_CR_RESET_AN 0x0200 228cd348efaSShaohui Xie #define PHY_SGMII_CR_DEF_VAL 0x1140 229*bead0880Sshaohui xie #define PHY_SGMII_IF_SPEED_GIGABIT 0x0008 230cd348efaSShaohui Xie #define PHY_SGMII_DEV_ABILITY_SGMII 0x4001 231cd348efaSShaohui Xie #define PHY_SGMII_IF_MODE_AN 0x0002 232cd348efaSShaohui Xie #define PHY_SGMII_IF_MODE_SGMII 0x0001 233cd348efaSShaohui Xie 234cd348efaSShaohui Xie struct memac_mdio_controller { 235cd348efaSShaohui Xie u32 res0[0xc]; 236cd348efaSShaohui Xie u32 mdio_stat; /* MDIO configuration and status */ 237cd348efaSShaohui Xie u32 mdio_ctl; /* MDIO control */ 238cd348efaSShaohui Xie u32 mdio_data; /* MDIO data */ 239cd348efaSShaohui Xie u32 mdio_addr; /* MDIO address */ 240cd348efaSShaohui Xie }; 241cd348efaSShaohui Xie 242cd348efaSShaohui Xie #define MDIO_STAT_CLKDIV(x) (((x>>1) & 0xff) << 8) 243cd348efaSShaohui Xie #define MDIO_STAT_BSY (1 << 0) 244cd348efaSShaohui Xie #define MDIO_STAT_RD_ER (1 << 1) 245cd348efaSShaohui Xie #define MDIO_STAT_PRE (1 << 5) 246cd348efaSShaohui Xie #define MDIO_STAT_ENC (1 << 6) 247cd348efaSShaohui Xie #define MDIO_STAT_HOLD_15_CLK (7 << 2) 248cd348efaSShaohui Xie #define MDIO_STAT_NEG (1 << 23) 249cd348efaSShaohui Xie 250cd348efaSShaohui Xie #define MDIO_CTL_DEV_ADDR(x) (x & 0x1f) 251cd348efaSShaohui Xie #define MDIO_CTL_PORT_ADDR(x) ((x & 0x1f) << 5) 252cd348efaSShaohui Xie #define MDIO_CTL_PRE_DIS (1 << 10) 253cd348efaSShaohui Xie #define MDIO_CTL_SCAN_EN (1 << 11) 254cd348efaSShaohui Xie #define MDIO_CTL_POST_INC (1 << 14) 255cd348efaSShaohui Xie #define MDIO_CTL_READ (1 << 15) 256cd348efaSShaohui Xie 257cd348efaSShaohui Xie #define MDIO_DATA(x) (x & 0xffff) 258cd348efaSShaohui Xie #define MDIO_DATA_BSY (1 << 31) 259cd348efaSShaohui Xie 260cd348efaSShaohui Xie struct fsl_enet_mac; 261cd348efaSShaohui Xie 262cd348efaSShaohui Xie void init_memac(struct fsl_enet_mac *mac, void *base, void *phyregs, 263cd348efaSShaohui Xie int max_rx_len); 264cd348efaSShaohui Xie 265cd348efaSShaohui Xie #endif 266