10b66513bSYork Sun /* 20b66513bSYork Sun * Copyright 2010-2011 Freescale Semiconductor, Inc. 30b66513bSYork Sun * Author: Dipen Dudhat <dipen.dudhat@freescale.com> 40b66513bSYork Sun * 50b66513bSYork Sun * SPDX-License-Identifier: GPL-2.0+ 60b66513bSYork Sun */ 70b66513bSYork Sun 80b66513bSYork Sun #ifndef __FSL_IFC_H 90b66513bSYork Sun #define __FSL_IFC_H 100b66513bSYork Sun 110b66513bSYork Sun #ifdef CONFIG_FSL_IFC 120b66513bSYork Sun #include <config.h> 130b66513bSYork Sun #include <common.h> 140b66513bSYork Sun 15591dd192SPrabhakar Kushwaha #define FSL_IFC_V1_1_0 0x01010000 16591dd192SPrabhakar Kushwaha #define FSL_IFC_V2_0_0 0x02000000 171b4175d6SPrabhakar Kushwaha 181b4175d6SPrabhakar Kushwaha #ifdef CONFIG_SYS_FSL_IFC_LE 191b4175d6SPrabhakar Kushwaha #define ifc_in32(a) in_le32(a) 201b4175d6SPrabhakar Kushwaha #define ifc_out32(a, v) out_le32(a, v) 211b4175d6SPrabhakar Kushwaha #define ifc_in16(a) in_le16(a) 22*d3963721SScott Wood #define ifc_out16(a, v) out_le16(a, v) 231b4175d6SPrabhakar Kushwaha #elif defined(CONFIG_SYS_FSL_IFC_BE) 241b4175d6SPrabhakar Kushwaha #define ifc_in32(a) in_be32(a) 251b4175d6SPrabhakar Kushwaha #define ifc_out32(a, v) out_be32(a, v) 261b4175d6SPrabhakar Kushwaha #define ifc_in16(a) in_be16(a) 27*d3963721SScott Wood #define ifc_out16(a, v) out_be16(a, v) 281b4175d6SPrabhakar Kushwaha #else 291b4175d6SPrabhakar Kushwaha #error Neither CONFIG_SYS_FSL_IFC_LE nor CONFIG_SYS_FSL_IFC_BE is defined 301b4175d6SPrabhakar Kushwaha #endif 311b4175d6SPrabhakar Kushwaha 321b4175d6SPrabhakar Kushwaha 330b66513bSYork Sun /* 340b66513bSYork Sun * CSPR - Chip Select Property Register 350b66513bSYork Sun */ 360b66513bSYork Sun #define CSPR_BA 0xFFFF0000 370b66513bSYork Sun #define CSPR_BA_SHIFT 16 380b66513bSYork Sun #define CSPR_PORT_SIZE 0x00000180 390b66513bSYork Sun #define CSPR_PORT_SIZE_SHIFT 7 400b66513bSYork Sun /* Port Size 8 bit */ 410b66513bSYork Sun #define CSPR_PORT_SIZE_8 0x00000080 420b66513bSYork Sun /* Port Size 16 bit */ 430b66513bSYork Sun #define CSPR_PORT_SIZE_16 0x00000100 440b66513bSYork Sun /* Port Size 32 bit */ 450b66513bSYork Sun #define CSPR_PORT_SIZE_32 0x00000180 460b66513bSYork Sun /* Write Protect */ 470b66513bSYork Sun #define CSPR_WP 0x00000040 480b66513bSYork Sun #define CSPR_WP_SHIFT 6 490b66513bSYork Sun /* Machine Select */ 500b66513bSYork Sun #define CSPR_MSEL 0x00000006 510b66513bSYork Sun #define CSPR_MSEL_SHIFT 1 520b66513bSYork Sun /* NOR */ 530b66513bSYork Sun #define CSPR_MSEL_NOR 0x00000000 540b66513bSYork Sun /* NAND */ 550b66513bSYork Sun #define CSPR_MSEL_NAND 0x00000002 560b66513bSYork Sun /* GPCM */ 570b66513bSYork Sun #define CSPR_MSEL_GPCM 0x00000004 580b66513bSYork Sun /* Bank Valid */ 590b66513bSYork Sun #define CSPR_V 0x00000001 600b66513bSYork Sun #define CSPR_V_SHIFT 0 610b66513bSYork Sun 620b66513bSYork Sun /* Convert an address into the right format for the CSPR Registers */ 630b66513bSYork Sun #define CSPR_PHYS_ADDR(x) (((uint64_t)x) & 0xffff0000) 640b66513bSYork Sun 650b66513bSYork Sun /* 660b66513bSYork Sun * Address Mask Register 670b66513bSYork Sun */ 680b66513bSYork Sun #define IFC_AMASK_MASK 0xFFFF0000 690b66513bSYork Sun #define IFC_AMASK_SHIFT 16 700b66513bSYork Sun #define IFC_AMASK(n) (IFC_AMASK_MASK << \ 710b66513bSYork Sun (__ilog2(n) - IFC_AMASK_SHIFT)) 720b66513bSYork Sun 730b66513bSYork Sun /* 740b66513bSYork Sun * Chip Select Option Register IFC_NAND Machine 750b66513bSYork Sun */ 760b66513bSYork Sun /* Enable ECC Encoder */ 770b66513bSYork Sun #define CSOR_NAND_ECC_ENC_EN 0x80000000 780b66513bSYork Sun #define CSOR_NAND_ECC_MODE_MASK 0x30000000 790b66513bSYork Sun /* 4 bit correction per 520 Byte sector */ 800b66513bSYork Sun #define CSOR_NAND_ECC_MODE_4 0x00000000 810b66513bSYork Sun /* 8 bit correction per 528 Byte sector */ 820b66513bSYork Sun #define CSOR_NAND_ECC_MODE_8 0x10000000 830b66513bSYork Sun /* Enable ECC Decoder */ 840b66513bSYork Sun #define CSOR_NAND_ECC_DEC_EN 0x04000000 850b66513bSYork Sun /* Row Address Length */ 860b66513bSYork Sun #define CSOR_NAND_RAL_MASK 0x01800000 870b66513bSYork Sun #define CSOR_NAND_RAL_SHIFT 20 880b66513bSYork Sun #define CSOR_NAND_RAL_1 0x00000000 890b66513bSYork Sun #define CSOR_NAND_RAL_2 0x00800000 900b66513bSYork Sun #define CSOR_NAND_RAL_3 0x01000000 910b66513bSYork Sun #define CSOR_NAND_RAL_4 0x01800000 920b66513bSYork Sun /* Page Size 512b, 2k, 4k */ 930b66513bSYork Sun #define CSOR_NAND_PGS_MASK 0x00180000 940b66513bSYork Sun #define CSOR_NAND_PGS_SHIFT 16 950b66513bSYork Sun #define CSOR_NAND_PGS_512 0x00000000 960b66513bSYork Sun #define CSOR_NAND_PGS_2K 0x00080000 970b66513bSYork Sun #define CSOR_NAND_PGS_4K 0x00100000 9877fdd6d1STom Rini #define CSOR_NAND_PGS_8K 0x00180000 990b66513bSYork Sun /* Spare region Size */ 1000b66513bSYork Sun #define CSOR_NAND_SPRZ_MASK 0x0000E000 1010b66513bSYork Sun #define CSOR_NAND_SPRZ_SHIFT 13 1020b66513bSYork Sun #define CSOR_NAND_SPRZ_16 0x00000000 1030b66513bSYork Sun #define CSOR_NAND_SPRZ_64 0x00002000 1040b66513bSYork Sun #define CSOR_NAND_SPRZ_128 0x00004000 1050b66513bSYork Sun #define CSOR_NAND_SPRZ_210 0x00006000 1060b66513bSYork Sun #define CSOR_NAND_SPRZ_218 0x00008000 1070b66513bSYork Sun #define CSOR_NAND_SPRZ_224 0x0000A000 10877fdd6d1STom Rini #define CSOR_NAND_SPRZ_CSOR_EXT 0x0000C000 1090b66513bSYork Sun /* Pages Per Block */ 1100b66513bSYork Sun #define CSOR_NAND_PB_MASK 0x00000700 1110b66513bSYork Sun #define CSOR_NAND_PB_SHIFT 8 1120b66513bSYork Sun #define CSOR_NAND_PB(n) ((__ilog2(n) - 5) << CSOR_NAND_PB_SHIFT) 1130b66513bSYork Sun /* Time for Read Enable High to Output High Impedance */ 1140b66513bSYork Sun #define CSOR_NAND_TRHZ_MASK 0x0000001C 1150b66513bSYork Sun #define CSOR_NAND_TRHZ_SHIFT 2 1160b66513bSYork Sun #define CSOR_NAND_TRHZ_20 0x00000000 1170b66513bSYork Sun #define CSOR_NAND_TRHZ_40 0x00000004 1180b66513bSYork Sun #define CSOR_NAND_TRHZ_60 0x00000008 1190b66513bSYork Sun #define CSOR_NAND_TRHZ_80 0x0000000C 1200b66513bSYork Sun #define CSOR_NAND_TRHZ_100 0x00000010 1210b66513bSYork Sun /* Buffer control disable */ 1220b66513bSYork Sun #define CSOR_NAND_BCTLD 0x00000001 1230b66513bSYork Sun 1240b66513bSYork Sun /* 1250b66513bSYork Sun * Chip Select Option Register - NOR Flash Mode 1260b66513bSYork Sun */ 1270b66513bSYork Sun /* Enable Address shift Mode */ 1280b66513bSYork Sun #define CSOR_NOR_ADM_SHFT_MODE_EN 0x80000000 1290b66513bSYork Sun /* Page Read Enable from NOR device */ 1300b66513bSYork Sun #define CSOR_NOR_PGRD_EN 0x10000000 1310b66513bSYork Sun /* AVD Toggle Enable during Burst Program */ 1320b66513bSYork Sun #define CSOR_NOR_AVD_TGL_PGM_EN 0x01000000 1330b66513bSYork Sun /* Address Data Multiplexing Shift */ 1340b66513bSYork Sun #define CSOR_NOR_ADM_MASK 0x0003E000 1350b66513bSYork Sun #define CSOR_NOR_ADM_SHIFT_SHIFT 13 1360b66513bSYork Sun #define CSOR_NOR_ADM_SHIFT(n) ((n) << CSOR_NOR_ADM_SHIFT_SHIFT) 1370b66513bSYork Sun /* Type of the NOR device hooked */ 1380b66513bSYork Sun #define CSOR_NOR_NOR_MODE_AYSNC_NOR 0x00000000 1390b66513bSYork Sun #define CSOR_NOR_NOR_MODE_AVD_NOR 0x00000020 1400b66513bSYork Sun /* Time for Read Enable High to Output High Impedance */ 1410b66513bSYork Sun #define CSOR_NOR_TRHZ_MASK 0x0000001C 1420b66513bSYork Sun #define CSOR_NOR_TRHZ_SHIFT 2 1430b66513bSYork Sun #define CSOR_NOR_TRHZ_20 0x00000000 1440b66513bSYork Sun #define CSOR_NOR_TRHZ_40 0x00000004 1450b66513bSYork Sun #define CSOR_NOR_TRHZ_60 0x00000008 1460b66513bSYork Sun #define CSOR_NOR_TRHZ_80 0x0000000C 1470b66513bSYork Sun #define CSOR_NOR_TRHZ_100 0x00000010 1480b66513bSYork Sun /* Buffer control disable */ 1490b66513bSYork Sun #define CSOR_NOR_BCTLD 0x00000001 1500b66513bSYork Sun 1510b66513bSYork Sun /* 1520b66513bSYork Sun * Chip Select Option Register - GPCM Mode 1530b66513bSYork Sun */ 1540b66513bSYork Sun /* GPCM Mode - Normal */ 1550b66513bSYork Sun #define CSOR_GPCM_GPMODE_NORMAL 0x00000000 1560b66513bSYork Sun /* GPCM Mode - GenericASIC */ 1570b66513bSYork Sun #define CSOR_GPCM_GPMODE_ASIC 0x80000000 1580b66513bSYork Sun /* Parity Mode odd/even */ 1590b66513bSYork Sun #define CSOR_GPCM_PARITY_EVEN 0x40000000 1600b66513bSYork Sun /* Parity Checking enable/disable */ 1610b66513bSYork Sun #define CSOR_GPCM_PAR_EN 0x20000000 1620b66513bSYork Sun /* GPCM Timeout Count */ 1630b66513bSYork Sun #define CSOR_GPCM_GPTO_MASK 0x0F000000 1640b66513bSYork Sun #define CSOR_GPCM_GPTO_SHIFT 24 1650b66513bSYork Sun #define CSOR_GPCM_GPTO(n) ((__ilog2(n) - 8) << CSOR_GPCM_GPTO_SHIFT) 1660b66513bSYork Sun /* GPCM External Access Termination mode for read access */ 1670b66513bSYork Sun #define CSOR_GPCM_RGETA_EXT 0x00080000 1680b66513bSYork Sun /* GPCM External Access Termination mode for write access */ 1690b66513bSYork Sun #define CSOR_GPCM_WGETA_EXT 0x00040000 1700b66513bSYork Sun /* Address Data Multiplexing Shift */ 1710b66513bSYork Sun #define CSOR_GPCM_ADM_MASK 0x0003E000 1720b66513bSYork Sun #define CSOR_GPCM_ADM_SHIFT_SHIFT 13 1730b66513bSYork Sun #define CSOR_GPCM_ADM_SHIFT(n) ((n) << CSOR_GPCM_ADM_SHIFT_SHIFT) 1740b66513bSYork Sun /* Generic ASIC Parity error indication delay */ 1750b66513bSYork Sun #define CSOR_GPCM_GAPERRD_MASK 0x00000180 1760b66513bSYork Sun #define CSOR_GPCM_GAPERRD_SHIFT 7 1770b66513bSYork Sun #define CSOR_GPCM_GAPERRD(n) (((n) - 1) << CSOR_GPCM_GAPERRD_SHIFT) 1780b66513bSYork Sun /* Time for Read Enable High to Output High Impedance */ 1790b66513bSYork Sun #define CSOR_GPCM_TRHZ_MASK 0x0000001C 1800b66513bSYork Sun #define CSOR_GPCM_TRHZ_20 0x00000000 1810b66513bSYork Sun #define CSOR_GPCM_TRHZ_40 0x00000004 1820b66513bSYork Sun #define CSOR_GPCM_TRHZ_60 0x00000008 1830b66513bSYork Sun #define CSOR_GPCM_TRHZ_80 0x0000000C 1840b66513bSYork Sun #define CSOR_GPCM_TRHZ_100 0x00000010 1850b66513bSYork Sun /* Buffer control disable */ 1860b66513bSYork Sun #define CSOR_GPCM_BCTLD 0x00000001 1870b66513bSYork Sun 1880b66513bSYork Sun /* 1890b66513bSYork Sun * Flash Timing Registers (FTIM0 - FTIM2_CSn) 1900b66513bSYork Sun */ 1910b66513bSYork Sun /* 1920b66513bSYork Sun * FTIM0 - NAND Flash Mode 1930b66513bSYork Sun */ 1940b66513bSYork Sun #define FTIM0_NAND 0x7EFF3F3F 1950b66513bSYork Sun #define FTIM0_NAND_TCCST_SHIFT 25 1960b66513bSYork Sun #define FTIM0_NAND_TCCST(n) ((n) << FTIM0_NAND_TCCST_SHIFT) 1970b66513bSYork Sun #define FTIM0_NAND_TWP_SHIFT 16 1980b66513bSYork Sun #define FTIM0_NAND_TWP(n) ((n) << FTIM0_NAND_TWP_SHIFT) 1990b66513bSYork Sun #define FTIM0_NAND_TWCHT_SHIFT 8 2000b66513bSYork Sun #define FTIM0_NAND_TWCHT(n) ((n) << FTIM0_NAND_TWCHT_SHIFT) 2010b66513bSYork Sun #define FTIM0_NAND_TWH_SHIFT 0 2020b66513bSYork Sun #define FTIM0_NAND_TWH(n) ((n) << FTIM0_NAND_TWH_SHIFT) 2030b66513bSYork Sun /* 2040b66513bSYork Sun * FTIM1 - NAND Flash Mode 2050b66513bSYork Sun */ 2060b66513bSYork Sun #define FTIM1_NAND 0xFFFF3FFF 2070b66513bSYork Sun #define FTIM1_NAND_TADLE_SHIFT 24 2080b66513bSYork Sun #define FTIM1_NAND_TADLE(n) ((n) << FTIM1_NAND_TADLE_SHIFT) 2090b66513bSYork Sun #define FTIM1_NAND_TWBE_SHIFT 16 2100b66513bSYork Sun #define FTIM1_NAND_TWBE(n) ((n) << FTIM1_NAND_TWBE_SHIFT) 2110b66513bSYork Sun #define FTIM1_NAND_TRR_SHIFT 8 2120b66513bSYork Sun #define FTIM1_NAND_TRR(n) ((n) << FTIM1_NAND_TRR_SHIFT) 2130b66513bSYork Sun #define FTIM1_NAND_TRP_SHIFT 0 2140b66513bSYork Sun #define FTIM1_NAND_TRP(n) ((n) << FTIM1_NAND_TRP_SHIFT) 2150b66513bSYork Sun /* 2160b66513bSYork Sun * FTIM2 - NAND Flash Mode 2170b66513bSYork Sun */ 2180b66513bSYork Sun #define FTIM2_NAND 0x1FE1F8FF 2190b66513bSYork Sun #define FTIM2_NAND_TRAD_SHIFT 21 2200b66513bSYork Sun #define FTIM2_NAND_TRAD(n) ((n) << FTIM2_NAND_TRAD_SHIFT) 2210b66513bSYork Sun #define FTIM2_NAND_TREH_SHIFT 11 2220b66513bSYork Sun #define FTIM2_NAND_TREH(n) ((n) << FTIM2_NAND_TREH_SHIFT) 2230b66513bSYork Sun #define FTIM2_NAND_TWHRE_SHIFT 0 2240b66513bSYork Sun #define FTIM2_NAND_TWHRE(n) ((n) << FTIM2_NAND_TWHRE_SHIFT) 2250b66513bSYork Sun /* 2260b66513bSYork Sun * FTIM3 - NAND Flash Mode 2270b66513bSYork Sun */ 2280b66513bSYork Sun #define FTIM3_NAND 0xFF000000 2290b66513bSYork Sun #define FTIM3_NAND_TWW_SHIFT 24 2300b66513bSYork Sun #define FTIM3_NAND_TWW(n) ((n) << FTIM3_NAND_TWW_SHIFT) 2310b66513bSYork Sun 2320b66513bSYork Sun /* 2330b66513bSYork Sun * FTIM0 - NOR Flash Mode 2340b66513bSYork Sun */ 2350b66513bSYork Sun #define FTIM0_NOR 0xF03F3F3F 2360b66513bSYork Sun #define FTIM0_NOR_TACSE_SHIFT 28 2370b66513bSYork Sun #define FTIM0_NOR_TACSE(n) ((n) << FTIM0_NOR_TACSE_SHIFT) 2380b66513bSYork Sun #define FTIM0_NOR_TEADC_SHIFT 16 2390b66513bSYork Sun #define FTIM0_NOR_TEADC(n) ((n) << FTIM0_NOR_TEADC_SHIFT) 2400b66513bSYork Sun #define FTIM0_NOR_TAVDS_SHIFT 8 2410b66513bSYork Sun #define FTIM0_NOR_TAVDS(n) ((n) << FTIM0_NOR_TAVDS_SHIFT) 2420b66513bSYork Sun #define FTIM0_NOR_TEAHC_SHIFT 0 2430b66513bSYork Sun #define FTIM0_NOR_TEAHC(n) ((n) << FTIM0_NOR_TEAHC_SHIFT) 2440b66513bSYork Sun /* 2450b66513bSYork Sun * FTIM1 - NOR Flash Mode 2460b66513bSYork Sun */ 2470b66513bSYork Sun #define FTIM1_NOR 0xFF003F3F 2480b66513bSYork Sun #define FTIM1_NOR_TACO_SHIFT 24 2490b66513bSYork Sun #define FTIM1_NOR_TACO(n) ((n) << FTIM1_NOR_TACO_SHIFT) 2500b66513bSYork Sun #define FTIM1_NOR_TRAD_NOR_SHIFT 8 2510b66513bSYork Sun #define FTIM1_NOR_TRAD_NOR(n) ((n) << FTIM1_NOR_TRAD_NOR_SHIFT) 2520b66513bSYork Sun #define FTIM1_NOR_TSEQRAD_NOR_SHIFT 0 2530b66513bSYork Sun #define FTIM1_NOR_TSEQRAD_NOR(n) ((n) << FTIM1_NOR_TSEQRAD_NOR_SHIFT) 2540b66513bSYork Sun /* 2550b66513bSYork Sun * FTIM2 - NOR Flash Mode 2560b66513bSYork Sun */ 2570b66513bSYork Sun #define FTIM2_NOR 0x0F3CFCFF 2580b66513bSYork Sun #define FTIM2_NOR_TCS_SHIFT 24 2590b66513bSYork Sun #define FTIM2_NOR_TCS(n) ((n) << FTIM2_NOR_TCS_SHIFT) 2600b66513bSYork Sun #define FTIM2_NOR_TCH_SHIFT 18 2610b66513bSYork Sun #define FTIM2_NOR_TCH(n) ((n) << FTIM2_NOR_TCH_SHIFT) 2620b66513bSYork Sun #define FTIM2_NOR_TWPH_SHIFT 10 2630b66513bSYork Sun #define FTIM2_NOR_TWPH(n) ((n) << FTIM2_NOR_TWPH_SHIFT) 2640b66513bSYork Sun #define FTIM2_NOR_TWP_SHIFT 0 2650b66513bSYork Sun #define FTIM2_NOR_TWP(n) ((n) << FTIM2_NOR_TWP_SHIFT) 2660b66513bSYork Sun 2670b66513bSYork Sun /* 2680b66513bSYork Sun * FTIM0 - Normal GPCM Mode 2690b66513bSYork Sun */ 2700b66513bSYork Sun #define FTIM0_GPCM 0xF03F3F3F 2710b66513bSYork Sun #define FTIM0_GPCM_TACSE_SHIFT 28 2720b66513bSYork Sun #define FTIM0_GPCM_TACSE(n) ((n) << FTIM0_GPCM_TACSE_SHIFT) 2730b66513bSYork Sun #define FTIM0_GPCM_TEADC_SHIFT 16 2740b66513bSYork Sun #define FTIM0_GPCM_TEADC(n) ((n) << FTIM0_GPCM_TEADC_SHIFT) 2750b66513bSYork Sun #define FTIM0_GPCM_TAVDS_SHIFT 8 2760b66513bSYork Sun #define FTIM0_GPCM_TAVDS(n) ((n) << FTIM0_GPCM_TAVDS_SHIFT) 2770b66513bSYork Sun #define FTIM0_GPCM_TEAHC_SHIFT 0 2780b66513bSYork Sun #define FTIM0_GPCM_TEAHC(n) ((n) << FTIM0_GPCM_TEAHC_SHIFT) 2790b66513bSYork Sun /* 2800b66513bSYork Sun * FTIM1 - Normal GPCM Mode 2810b66513bSYork Sun */ 2820b66513bSYork Sun #define FTIM1_GPCM 0xFF003F00 2830b66513bSYork Sun #define FTIM1_GPCM_TACO_SHIFT 24 2840b66513bSYork Sun #define FTIM1_GPCM_TACO(n) ((n) << FTIM1_GPCM_TACO_SHIFT) 2850b66513bSYork Sun #define FTIM1_GPCM_TRAD_SHIFT 8 2860b66513bSYork Sun #define FTIM1_GPCM_TRAD(n) ((n) << FTIM1_GPCM_TRAD_SHIFT) 2870b66513bSYork Sun /* 2880b66513bSYork Sun * FTIM2 - Normal GPCM Mode 2890b66513bSYork Sun */ 2900b66513bSYork Sun #define FTIM2_GPCM 0x0F3C00FF 2910b66513bSYork Sun #define FTIM2_GPCM_TCS_SHIFT 24 2920b66513bSYork Sun #define FTIM2_GPCM_TCS(n) ((n) << FTIM2_GPCM_TCS_SHIFT) 2930b66513bSYork Sun #define FTIM2_GPCM_TCH_SHIFT 18 2940b66513bSYork Sun #define FTIM2_GPCM_TCH(n) ((n) << FTIM2_GPCM_TCH_SHIFT) 2950b66513bSYork Sun #define FTIM2_GPCM_TWP_SHIFT 0 2960b66513bSYork Sun #define FTIM2_GPCM_TWP(n) ((n) << FTIM2_GPCM_TWP_SHIFT) 2970b66513bSYork Sun 2980b66513bSYork Sun /* 2990b66513bSYork Sun * Ready Busy Status Register (RB_STAT) 3000b66513bSYork Sun */ 3010b66513bSYork Sun /* CSn is READY */ 3020b66513bSYork Sun #define IFC_RB_STAT_READY_CS0 0x80000000 3030b66513bSYork Sun #define IFC_RB_STAT_READY_CS1 0x40000000 3040b66513bSYork Sun #define IFC_RB_STAT_READY_CS2 0x20000000 3050b66513bSYork Sun #define IFC_RB_STAT_READY_CS3 0x10000000 3060b66513bSYork Sun 3070b66513bSYork Sun /* 3080b66513bSYork Sun * General Control Register (GCR) 3090b66513bSYork Sun */ 3100b66513bSYork Sun #define IFC_GCR_MASK 0x8000F800 3110b66513bSYork Sun /* reset all IFC hardware */ 3120b66513bSYork Sun #define IFC_GCR_SOFT_RST_ALL 0x80000000 3130b66513bSYork Sun /* Turnaroud Time of external buffer */ 3140b66513bSYork Sun #define IFC_GCR_TBCTL_TRN_TIME 0x0000F800 3150b66513bSYork Sun #define IFC_GCR_TBCTL_TRN_TIME_SHIFT 11 3160b66513bSYork Sun 3170b66513bSYork Sun /* 3180b66513bSYork Sun * Common Event and Error Status Register (CM_EVTER_STAT) 3190b66513bSYork Sun */ 3200b66513bSYork Sun /* Chip select error */ 3210b66513bSYork Sun #define IFC_CM_EVTER_STAT_CSER 0x80000000 3220b66513bSYork Sun 3230b66513bSYork Sun /* 3240b66513bSYork Sun * Common Event and Error Enable Register (CM_EVTER_EN) 3250b66513bSYork Sun */ 3260b66513bSYork Sun /* Chip select error checking enable */ 3270b66513bSYork Sun #define IFC_CM_EVTER_EN_CSEREN 0x80000000 3280b66513bSYork Sun 3290b66513bSYork Sun /* 3300b66513bSYork Sun * Common Event and Error Interrupt Enable Register (CM_EVTER_INTR_EN) 3310b66513bSYork Sun */ 3320b66513bSYork Sun /* Chip select error interrupt enable */ 3330b66513bSYork Sun #define IFC_CM_EVTER_INTR_EN_CSERIREN 0x80000000 3340b66513bSYork Sun 3350b66513bSYork Sun /* 3360b66513bSYork Sun * Common Transfer Error Attribute Register-0 (CM_ERATTR0) 3370b66513bSYork Sun */ 3380b66513bSYork Sun /* transaction type of error Read/Write */ 3390b66513bSYork Sun #define IFC_CM_ERATTR0_ERTYP_READ 0x80000000 3400b66513bSYork Sun #define IFC_CM_ERATTR0_ERAID 0x0FF00000 3410b66513bSYork Sun #define IFC_CM_ERATTR0_ESRCID 0x0000FF00 3420b66513bSYork Sun 3430b66513bSYork Sun /* 3440b66513bSYork Sun * Clock Control Register (CCR) 3450b66513bSYork Sun */ 3460b66513bSYork Sun #define IFC_CCR_MASK 0x0F0F8800 3470b66513bSYork Sun /* Clock division ratio */ 3480b66513bSYork Sun #define IFC_CCR_CLK_DIV_MASK 0x0F000000 3490b66513bSYork Sun #define IFC_CCR_CLK_DIV_SHIFT 24 3500b66513bSYork Sun #define IFC_CCR_CLK_DIV(n) ((n-1) << IFC_CCR_CLK_DIV_SHIFT) 3510b66513bSYork Sun /* IFC Clock Delay */ 3520b66513bSYork Sun #define IFC_CCR_CLK_DLY_MASK 0x000F0000 3530b66513bSYork Sun #define IFC_CCR_CLK_DLY_SHIFT 16 3540b66513bSYork Sun #define IFC_CCR_CLK_DLY(n) ((n) << IFC_CCR_CLK_DLY_SHIFT) 3550b66513bSYork Sun /* Invert IFC clock before sending out */ 3560b66513bSYork Sun #define IFC_CCR_INV_CLK_EN 0x00008000 3570b66513bSYork Sun /* Fedback IFC Clock */ 3580b66513bSYork Sun #define IFC_CCR_FB_IFC_CLK_SEL 0x00000800 3590b66513bSYork Sun 3600b66513bSYork Sun /* 3610b66513bSYork Sun * Clock Status Register (CSR) 3620b66513bSYork Sun */ 3630b66513bSYork Sun /* Clk is stable */ 3640b66513bSYork Sun #define IFC_CSR_CLK_STAT_STABLE 0x80000000 3650b66513bSYork Sun 3660b66513bSYork Sun /* 3670b66513bSYork Sun * IFC_NAND Machine Specific Registers 3680b66513bSYork Sun */ 3690b66513bSYork Sun /* 3700b66513bSYork Sun * NAND Configuration Register (NCFGR) 3710b66513bSYork Sun */ 3720b66513bSYork Sun /* Auto Boot Mode */ 3730b66513bSYork Sun #define IFC_NAND_NCFGR_BOOT 0x80000000 37404818bbdSPrabhakar Kushwaha /* SRAM INIT EN */ 37504818bbdSPrabhakar Kushwaha #define IFC_NAND_SRAM_INIT_EN 0x20000000 3760b66513bSYork Sun /* Addressing Mode-ROW0+n/COL0 */ 3770b66513bSYork Sun #define IFC_NAND_NCFGR_ADDR_MODE_RC0 0x00000000 3780b66513bSYork Sun /* Addressing Mode-ROW0+n/COL0+n */ 3790b66513bSYork Sun #define IFC_NAND_NCFGR_ADDR_MODE_RC1 0x00400000 3800b66513bSYork Sun /* Number of loop iterations of FIR sequences for multi page operations */ 3810b66513bSYork Sun #define IFC_NAND_NCFGR_NUM_LOOP_MASK 0x0000F000 3820b66513bSYork Sun #define IFC_NAND_NCFGR_NUM_LOOP_SHIFT 12 3830b66513bSYork Sun #define IFC_NAND_NCFGR_NUM_LOOP(n) ((n) << IFC_NAND_NCFGR_NUM_LOOP_SHIFT) 3840b66513bSYork Sun /* Number of wait cycles */ 3850b66513bSYork Sun #define IFC_NAND_NCFGR_NUM_WAIT_MASK 0x000000FF 3860b66513bSYork Sun #define IFC_NAND_NCFGR_NUM_WAIT_SHIFT 0 3870b66513bSYork Sun 3880b66513bSYork Sun /* 3890b66513bSYork Sun * NAND Flash Command Registers (NAND_FCR0/NAND_FCR1) 3900b66513bSYork Sun */ 3910b66513bSYork Sun /* General purpose FCM flash command bytes CMD0-CMD7 */ 3920b66513bSYork Sun #define IFC_NAND_FCR0_CMD0 0xFF000000 3930b66513bSYork Sun #define IFC_NAND_FCR0_CMD0_SHIFT 24 3940b66513bSYork Sun #define IFC_NAND_FCR0_CMD1 0x00FF0000 3950b66513bSYork Sun #define IFC_NAND_FCR0_CMD1_SHIFT 16 3960b66513bSYork Sun #define IFC_NAND_FCR0_CMD2 0x0000FF00 3970b66513bSYork Sun #define IFC_NAND_FCR0_CMD2_SHIFT 8 3980b66513bSYork Sun #define IFC_NAND_FCR0_CMD3 0x000000FF 3990b66513bSYork Sun #define IFC_NAND_FCR0_CMD3_SHIFT 0 4000b66513bSYork Sun #define IFC_NAND_FCR1_CMD4 0xFF000000 4010b66513bSYork Sun #define IFC_NAND_FCR1_CMD4_SHIFT 24 4020b66513bSYork Sun #define IFC_NAND_FCR1_CMD5 0x00FF0000 4030b66513bSYork Sun #define IFC_NAND_FCR1_CMD5_SHIFT 16 4040b66513bSYork Sun #define IFC_NAND_FCR1_CMD6 0x0000FF00 4050b66513bSYork Sun #define IFC_NAND_FCR1_CMD6_SHIFT 8 4060b66513bSYork Sun #define IFC_NAND_FCR1_CMD7 0x000000FF 4070b66513bSYork Sun #define IFC_NAND_FCR1_CMD7_SHIFT 0 4080b66513bSYork Sun 4090b66513bSYork Sun /* 4100b66513bSYork Sun * Flash ROW and COL Address Register (ROWn, COLn) 4110b66513bSYork Sun */ 4120b66513bSYork Sun /* Main/spare region locator */ 4130b66513bSYork Sun #define IFC_NAND_COL_MS 0x80000000 4140b66513bSYork Sun /* Column Address */ 4150b66513bSYork Sun #define IFC_NAND_COL_CA_MASK 0x00000FFF 4160b66513bSYork Sun 4170b66513bSYork Sun /* 4180b66513bSYork Sun * NAND Flash Byte Count Register (NAND_BC) 4190b66513bSYork Sun */ 4200b66513bSYork Sun /* Byte Count for read/Write */ 4210b66513bSYork Sun #define IFC_NAND_BC 0x000001FF 4220b66513bSYork Sun 4230b66513bSYork Sun /* 4240b66513bSYork Sun * NAND Flash Instruction Registers (NAND_FIR0/NAND_FIR1/NAND_FIR2) 4250b66513bSYork Sun */ 4260b66513bSYork Sun /* NAND Machine specific opcodes OP0-OP14*/ 4270b66513bSYork Sun #define IFC_NAND_FIR0_OP0 0xFC000000 4280b66513bSYork Sun #define IFC_NAND_FIR0_OP0_SHIFT 26 4290b66513bSYork Sun #define IFC_NAND_FIR0_OP1 0x03F00000 4300b66513bSYork Sun #define IFC_NAND_FIR0_OP1_SHIFT 20 4310b66513bSYork Sun #define IFC_NAND_FIR0_OP2 0x000FC000 4320b66513bSYork Sun #define IFC_NAND_FIR0_OP2_SHIFT 14 4330b66513bSYork Sun #define IFC_NAND_FIR0_OP3 0x00003F00 4340b66513bSYork Sun #define IFC_NAND_FIR0_OP3_SHIFT 8 4350b66513bSYork Sun #define IFC_NAND_FIR0_OP4 0x000000FC 4360b66513bSYork Sun #define IFC_NAND_FIR0_OP4_SHIFT 2 4370b66513bSYork Sun #define IFC_NAND_FIR1_OP5 0xFC000000 4380b66513bSYork Sun #define IFC_NAND_FIR1_OP5_SHIFT 26 4390b66513bSYork Sun #define IFC_NAND_FIR1_OP6 0x03F00000 4400b66513bSYork Sun #define IFC_NAND_FIR1_OP6_SHIFT 20 4410b66513bSYork Sun #define IFC_NAND_FIR1_OP7 0x000FC000 4420b66513bSYork Sun #define IFC_NAND_FIR1_OP7_SHIFT 14 4430b66513bSYork Sun #define IFC_NAND_FIR1_OP8 0x00003F00 4440b66513bSYork Sun #define IFC_NAND_FIR1_OP8_SHIFT 8 4450b66513bSYork Sun #define IFC_NAND_FIR1_OP9 0x000000FC 4460b66513bSYork Sun #define IFC_NAND_FIR1_OP9_SHIFT 2 4470b66513bSYork Sun #define IFC_NAND_FIR2_OP10 0xFC000000 4480b66513bSYork Sun #define IFC_NAND_FIR2_OP10_SHIFT 26 4490b66513bSYork Sun #define IFC_NAND_FIR2_OP11 0x03F00000 4500b66513bSYork Sun #define IFC_NAND_FIR2_OP11_SHIFT 20 4510b66513bSYork Sun #define IFC_NAND_FIR2_OP12 0x000FC000 4520b66513bSYork Sun #define IFC_NAND_FIR2_OP12_SHIFT 14 4530b66513bSYork Sun #define IFC_NAND_FIR2_OP13 0x00003F00 4540b66513bSYork Sun #define IFC_NAND_FIR2_OP13_SHIFT 8 4550b66513bSYork Sun #define IFC_NAND_FIR2_OP14 0x000000FC 4560b66513bSYork Sun #define IFC_NAND_FIR2_OP14_SHIFT 2 4570b66513bSYork Sun 4580b66513bSYork Sun /* 4590b66513bSYork Sun * Instruction opcodes to be programmed 4600b66513bSYork Sun * in FIR registers- 6bits 4610b66513bSYork Sun */ 4620b66513bSYork Sun enum ifc_nand_fir_opcodes { 4630b66513bSYork Sun IFC_FIR_OP_NOP, 4640b66513bSYork Sun IFC_FIR_OP_CA0, 4650b66513bSYork Sun IFC_FIR_OP_CA1, 4660b66513bSYork Sun IFC_FIR_OP_CA2, 4670b66513bSYork Sun IFC_FIR_OP_CA3, 4680b66513bSYork Sun IFC_FIR_OP_RA0, 4690b66513bSYork Sun IFC_FIR_OP_RA1, 4700b66513bSYork Sun IFC_FIR_OP_RA2, 4710b66513bSYork Sun IFC_FIR_OP_RA3, 4720b66513bSYork Sun IFC_FIR_OP_CMD0, 4730b66513bSYork Sun IFC_FIR_OP_CMD1, 4740b66513bSYork Sun IFC_FIR_OP_CMD2, 4750b66513bSYork Sun IFC_FIR_OP_CMD3, 4760b66513bSYork Sun IFC_FIR_OP_CMD4, 4770b66513bSYork Sun IFC_FIR_OP_CMD5, 4780b66513bSYork Sun IFC_FIR_OP_CMD6, 4790b66513bSYork Sun IFC_FIR_OP_CMD7, 4800b66513bSYork Sun IFC_FIR_OP_CW0, 4810b66513bSYork Sun IFC_FIR_OP_CW1, 4820b66513bSYork Sun IFC_FIR_OP_CW2, 4830b66513bSYork Sun IFC_FIR_OP_CW3, 4840b66513bSYork Sun IFC_FIR_OP_CW4, 4850b66513bSYork Sun IFC_FIR_OP_CW5, 4860b66513bSYork Sun IFC_FIR_OP_CW6, 4870b66513bSYork Sun IFC_FIR_OP_CW7, 4880b66513bSYork Sun IFC_FIR_OP_WBCD, 4890b66513bSYork Sun IFC_FIR_OP_RBCD, 4900b66513bSYork Sun IFC_FIR_OP_BTRD, 4910b66513bSYork Sun IFC_FIR_OP_RDSTAT, 4920b66513bSYork Sun IFC_FIR_OP_NWAIT, 4930b66513bSYork Sun IFC_FIR_OP_WFR, 4940b66513bSYork Sun IFC_FIR_OP_SBRD, 4950b66513bSYork Sun IFC_FIR_OP_UA, 4960b66513bSYork Sun IFC_FIR_OP_RB, 4970b66513bSYork Sun }; 4980b66513bSYork Sun 4990b66513bSYork Sun /* 5000b66513bSYork Sun * NAND Chip Select Register (NAND_CSEL) 5010b66513bSYork Sun */ 5020b66513bSYork Sun #define IFC_NAND_CSEL 0x0C000000 5030b66513bSYork Sun #define IFC_NAND_CSEL_SHIFT 26 5040b66513bSYork Sun #define IFC_NAND_CSEL_CS0 0x00000000 5050b66513bSYork Sun #define IFC_NAND_CSEL_CS1 0x04000000 5060b66513bSYork Sun #define IFC_NAND_CSEL_CS2 0x08000000 5070b66513bSYork Sun #define IFC_NAND_CSEL_CS3 0x0C000000 5080b66513bSYork Sun 5090b66513bSYork Sun /* 5100b66513bSYork Sun * NAND Operation Sequence Start (NANDSEQ_STRT) 5110b66513bSYork Sun */ 5120b66513bSYork Sun /* NAND Flash Operation Start */ 5130b66513bSYork Sun #define IFC_NAND_SEQ_STRT_FIR_STRT 0x80000000 5140b66513bSYork Sun /* Automatic Erase */ 5150b66513bSYork Sun #define IFC_NAND_SEQ_STRT_AUTO_ERS 0x00800000 5160b66513bSYork Sun /* Automatic Program */ 5170b66513bSYork Sun #define IFC_NAND_SEQ_STRT_AUTO_PGM 0x00100000 5180b66513bSYork Sun /* Automatic Copyback */ 5190b66513bSYork Sun #define IFC_NAND_SEQ_STRT_AUTO_CPB 0x00020000 5200b66513bSYork Sun /* Automatic Read Operation */ 5210b66513bSYork Sun #define IFC_NAND_SEQ_STRT_AUTO_RD 0x00004000 5220b66513bSYork Sun /* Automatic Status Read */ 5230b66513bSYork Sun #define IFC_NAND_SEQ_STRT_AUTO_STAT_RD 0x00000800 5240b66513bSYork Sun 5250b66513bSYork Sun /* 5260b66513bSYork Sun * NAND Event and Error Status Register (NAND_EVTER_STAT) 5270b66513bSYork Sun */ 5280b66513bSYork Sun /* Operation Complete */ 5290b66513bSYork Sun #define IFC_NAND_EVTER_STAT_OPC 0x80000000 5300b66513bSYork Sun /* Flash Timeout Error */ 5310b66513bSYork Sun #define IFC_NAND_EVTER_STAT_FTOER 0x08000000 5320b66513bSYork Sun /* Write Protect Error */ 5330b66513bSYork Sun #define IFC_NAND_EVTER_STAT_WPER 0x04000000 5340b66513bSYork Sun /* ECC Error */ 5350b66513bSYork Sun #define IFC_NAND_EVTER_STAT_ECCER 0x02000000 5360b66513bSYork Sun /* RCW Load Done */ 5370b66513bSYork Sun #define IFC_NAND_EVTER_STAT_RCW_DN 0x00008000 5380b66513bSYork Sun /* Boot Loadr Done */ 5390b66513bSYork Sun #define IFC_NAND_EVTER_STAT_BOOT_DN 0x00004000 5400b66513bSYork Sun /* Bad Block Indicator search select */ 5410b66513bSYork Sun #define IFC_NAND_EVTER_STAT_BBI_SRCH_SE 0x00000800 5420b66513bSYork Sun 5430b66513bSYork Sun /* 5440b66513bSYork Sun * NAND Flash Page Read Completion Event Status Register 5450b66513bSYork Sun * (PGRDCMPL_EVT_STAT) 5460b66513bSYork Sun */ 5470b66513bSYork Sun #define PGRDCMPL_EVT_STAT_MASK 0xFFFF0000 5480b66513bSYork Sun /* Small Page 0-15 Done */ 5490b66513bSYork Sun #define PGRDCMPL_EVT_STAT_SECTION_SP(n) (1 << (31 - (n))) 5500b66513bSYork Sun /* Large Page(2K) 0-3 Done */ 5510b66513bSYork Sun #define PGRDCMPL_EVT_STAT_LP_2K(n) (0xF << (28 - (n)*4)) 5520b66513bSYork Sun /* Large Page(4K) 0-1 Done */ 5530b66513bSYork Sun #define PGRDCMPL_EVT_STAT_LP_4K(n) (0xFF << (24 - (n)*8)) 5540b66513bSYork Sun 5550b66513bSYork Sun /* 5560b66513bSYork Sun * NAND Event and Error Enable Register (NAND_EVTER_EN) 5570b66513bSYork Sun */ 5580b66513bSYork Sun /* Operation complete event enable */ 5590b66513bSYork Sun #define IFC_NAND_EVTER_EN_OPC_EN 0x80000000 5600b66513bSYork Sun /* Page read complete event enable */ 5610b66513bSYork Sun #define IFC_NAND_EVTER_EN_PGRDCMPL_EN 0x20000000 5620b66513bSYork Sun /* Flash Timeout error enable */ 5630b66513bSYork Sun #define IFC_NAND_EVTER_EN_FTOER_EN 0x08000000 5640b66513bSYork Sun /* Write Protect error enable */ 5650b66513bSYork Sun #define IFC_NAND_EVTER_EN_WPER_EN 0x04000000 5660b66513bSYork Sun /* ECC error logging enable */ 5670b66513bSYork Sun #define IFC_NAND_EVTER_EN_ECCER_EN 0x02000000 5680b66513bSYork Sun 5690b66513bSYork Sun /* 5700b66513bSYork Sun * NAND Event and Error Interrupt Enable Register (NAND_EVTER_INTR_EN) 5710b66513bSYork Sun */ 5720b66513bSYork Sun /* Enable interrupt for operation complete */ 5730b66513bSYork Sun #define IFC_NAND_EVTER_INTR_OPCIR_EN 0x80000000 5740b66513bSYork Sun /* Enable interrupt for Page read complete */ 5750b66513bSYork Sun #define IFC_NAND_EVTER_INTR_PGRDCMPLIR_EN 0x20000000 5760b66513bSYork Sun /* Enable interrupt for Flash timeout error */ 5770b66513bSYork Sun #define IFC_NAND_EVTER_INTR_FTOERIR_EN 0x08000000 5780b66513bSYork Sun /* Enable interrupt for Write protect error */ 5790b66513bSYork Sun #define IFC_NAND_EVTER_INTR_WPERIR_EN 0x04000000 5800b66513bSYork Sun /* Enable interrupt for ECC error*/ 5810b66513bSYork Sun #define IFC_NAND_EVTER_INTR_ECCERIR_EN 0x02000000 5820b66513bSYork Sun 5830b66513bSYork Sun /* 5840b66513bSYork Sun * NAND Transfer Error Attribute Register-0 (NAND_ERATTR0) 5850b66513bSYork Sun */ 5860b66513bSYork Sun #define IFC_NAND_ERATTR0_MASK 0x0C080000 5870b66513bSYork Sun /* Error on CS0-3 for NAND */ 5880b66513bSYork Sun #define IFC_NAND_ERATTR0_ERCS_CS0 0x00000000 5890b66513bSYork Sun #define IFC_NAND_ERATTR0_ERCS_CS1 0x04000000 5900b66513bSYork Sun #define IFC_NAND_ERATTR0_ERCS_CS2 0x08000000 5910b66513bSYork Sun #define IFC_NAND_ERATTR0_ERCS_CS3 0x0C000000 5920b66513bSYork Sun /* Transaction type of error Read/Write */ 5930b66513bSYork Sun #define IFC_NAND_ERATTR0_ERTTYPE_READ 0x00080000 5940b66513bSYork Sun 5950b66513bSYork Sun /* 5960b66513bSYork Sun * NAND Flash Status Register (NAND_FSR) 5970b66513bSYork Sun */ 5980b66513bSYork Sun /* First byte of data read from read status op */ 5990b66513bSYork Sun #define IFC_NAND_NFSR_RS0 0xFF000000 6000b66513bSYork Sun /* Second byte of data read from read status op */ 6010b66513bSYork Sun #define IFC_NAND_NFSR_RS1 0x00FF0000 6020b66513bSYork Sun 6030b66513bSYork Sun /* 6040b66513bSYork Sun * ECC Error Status Registers (ECCSTAT0-ECCSTAT3) 6050b66513bSYork Sun */ 6060b66513bSYork Sun /* Number of ECC errors on sector n (n = 0-15) */ 6070b66513bSYork Sun #define IFC_NAND_ECCSTAT0_ERRCNT_SECTOR0_MASK 0x0F000000 6080b66513bSYork Sun #define IFC_NAND_ECCSTAT0_ERRCNT_SECTOR0_SHIFT 24 6090b66513bSYork Sun #define IFC_NAND_ECCSTAT0_ERRCNT_SECTOR1_MASK 0x000F0000 6100b66513bSYork Sun #define IFC_NAND_ECCSTAT0_ERRCNT_SECTOR1_SHIFT 16 6110b66513bSYork Sun #define IFC_NAND_ECCSTAT0_ERRCNT_SECTOR2_MASK 0x00000F00 6120b66513bSYork Sun #define IFC_NAND_ECCSTAT0_ERRCNT_SECTOR2_SHIFT 8 6130b66513bSYork Sun #define IFC_NAND_ECCSTAT0_ERRCNT_SECTOR3_MASK 0x0000000F 6140b66513bSYork Sun #define IFC_NAND_ECCSTAT0_ERRCNT_SECTOR3_SHIFT 0 6150b66513bSYork Sun #define IFC_NAND_ECCSTAT1_ERRCNT_SECTOR4_MASK 0x0F000000 6160b66513bSYork Sun #define IFC_NAND_ECCSTAT1_ERRCNT_SECTOR4_SHIFT 24 6170b66513bSYork Sun #define IFC_NAND_ECCSTAT1_ERRCNT_SECTOR5_MASK 0x000F0000 6180b66513bSYork Sun #define IFC_NAND_ECCSTAT1_ERRCNT_SECTOR5_SHIFT 16 6190b66513bSYork Sun #define IFC_NAND_ECCSTAT1_ERRCNT_SECTOR6_MASK 0x00000F00 6200b66513bSYork Sun #define IFC_NAND_ECCSTAT1_ERRCNT_SECTOR6_SHIFT 8 6210b66513bSYork Sun #define IFC_NAND_ECCSTAT1_ERRCNT_SECTOR7_MASK 0x0000000F 6220b66513bSYork Sun #define IFC_NAND_ECCSTAT1_ERRCNT_SECTOR7_SHIFT 0 6230b66513bSYork Sun #define IFC_NAND_ECCSTAT2_ERRCNT_SECTOR8_MASK 0x0F000000 6240b66513bSYork Sun #define IFC_NAND_ECCSTAT2_ERRCNT_SECTOR8_SHIFT 24 6250b66513bSYork Sun #define IFC_NAND_ECCSTAT2_ERRCNT_SECTOR9_MASK 0x000F0000 6260b66513bSYork Sun #define IFC_NAND_ECCSTAT2_ERRCNT_SECTOR9_SHIFT 16 6270b66513bSYork Sun #define IFC_NAND_ECCSTAT2_ERRCNT_SECTOR10_MASK 0x00000F00 6280b66513bSYork Sun #define IFC_NAND_ECCSTAT2_ERRCNT_SECTOR10_SHIFT 8 6290b66513bSYork Sun #define IFC_NAND_ECCSTAT2_ERRCNT_SECTOR11_MASK 0x0000000F 6300b66513bSYork Sun #define IFC_NAND_ECCSTAT2_ERRCNT_SECTOR11_SHIFT 0 6310b66513bSYork Sun #define IFC_NAND_ECCSTAT3_ERRCNT_SECTOR12_MASK 0x0F000000 6320b66513bSYork Sun #define IFC_NAND_ECCSTAT3_ERRCNT_SECTOR12_SHIFT 24 6330b66513bSYork Sun #define IFC_NAND_ECCSTAT3_ERRCNT_SECTOR13_MASK 0x000F0000 6340b66513bSYork Sun #define IFC_NAND_ECCSTAT3_ERRCNT_SECTOR13_SHIFT 16 6350b66513bSYork Sun #define IFC_NAND_ECCSTAT3_ERRCNT_SECTOR14_MASK 0x00000F00 6360b66513bSYork Sun #define IFC_NAND_ECCSTAT3_ERRCNT_SECTOR14_SHIFT 8 6370b66513bSYork Sun #define IFC_NAND_ECCSTAT3_ERRCNT_SECTOR15_MASK 0x0000000F 6380b66513bSYork Sun #define IFC_NAND_ECCSTAT3_ERRCNT_SECTOR15_SHIFT 0 6390b66513bSYork Sun 6400b66513bSYork Sun /* 6410b66513bSYork Sun * NAND Control Register (NANDCR) 6420b66513bSYork Sun */ 6430b66513bSYork Sun #define IFC_NAND_NCR_FTOCNT_MASK 0x1E000000 6440b66513bSYork Sun #define IFC_NAND_NCR_FTOCNT_SHIFT 25 6450b66513bSYork Sun #define IFC_NAND_NCR_FTOCNT(n) ((_ilog2(n) - 8) << IFC_NAND_NCR_FTOCNT_SHIFT) 6460b66513bSYork Sun 6470b66513bSYork Sun /* 6480b66513bSYork Sun * NAND_AUTOBOOT_TRGR 6490b66513bSYork Sun */ 6500b66513bSYork Sun /* Trigger RCW load */ 6510b66513bSYork Sun #define IFC_NAND_AUTOBOOT_TRGR_RCW_LD 0x80000000 6520b66513bSYork Sun /* Trigget Auto Boot */ 6530b66513bSYork Sun #define IFC_NAND_AUTOBOOT_TRGR_BOOT_LD 0x20000000 6540b66513bSYork Sun 6550b66513bSYork Sun /* 6560b66513bSYork Sun * NAND_MDR 6570b66513bSYork Sun */ 6580b66513bSYork Sun /* 1st read data byte when opcode SBRD */ 6590b66513bSYork Sun #define IFC_NAND_MDR_RDATA0 0xFF000000 6600b66513bSYork Sun /* 2nd read data byte when opcode SBRD */ 6610b66513bSYork Sun #define IFC_NAND_MDR_RDATA1 0x00FF0000 6620b66513bSYork Sun 6630b66513bSYork Sun /* 6640b66513bSYork Sun * NOR Machine Specific Registers 6650b66513bSYork Sun */ 6660b66513bSYork Sun /* 6670b66513bSYork Sun * NOR Event and Error Status Register (NOR_EVTER_STAT) 6680b66513bSYork Sun */ 6690b66513bSYork Sun /* NOR Command Sequence Operation Complete */ 6700b66513bSYork Sun #define IFC_NOR_EVTER_STAT_OPC_NOR 0x80000000 6710b66513bSYork Sun /* Write Protect Error */ 6720b66513bSYork Sun #define IFC_NOR_EVTER_STAT_WPER 0x04000000 6730b66513bSYork Sun /* Command Sequence Timeout Error */ 6740b66513bSYork Sun #define IFC_NOR_EVTER_STAT_STOER 0x01000000 6750b66513bSYork Sun 6760b66513bSYork Sun /* 6770b66513bSYork Sun * NOR Event and Error Enable Register (NOR_EVTER_EN) 6780b66513bSYork Sun */ 6790b66513bSYork Sun /* NOR Command Seq complete event enable */ 6800b66513bSYork Sun #define IFC_NOR_EVTER_EN_OPCEN_NOR 0x80000000 6810b66513bSYork Sun /* Write Protect Error Checking Enable */ 6820b66513bSYork Sun #define IFC_NOR_EVTER_EN_WPEREN 0x04000000 6830b66513bSYork Sun /* Timeout Error Enable */ 6840b66513bSYork Sun #define IFC_NOR_EVTER_EN_STOEREN 0x01000000 6850b66513bSYork Sun 6860b66513bSYork Sun /* 6870b66513bSYork Sun * NOR Event and Error Interrupt Enable Register (NOR_EVTER_INTR_EN) 6880b66513bSYork Sun */ 6890b66513bSYork Sun /* Enable interrupt for OPC complete */ 6900b66513bSYork Sun #define IFC_NOR_EVTER_INTR_OPCEN_NOR 0x80000000 6910b66513bSYork Sun /* Enable interrupt for write protect error */ 6920b66513bSYork Sun #define IFC_NOR_EVTER_INTR_WPEREN 0x04000000 6930b66513bSYork Sun /* Enable interrupt for timeout error */ 6940b66513bSYork Sun #define IFC_NOR_EVTER_INTR_STOEREN 0x01000000 6950b66513bSYork Sun 6960b66513bSYork Sun /* 6970b66513bSYork Sun * NOR Transfer Error Attribute Register-0 (NOR_ERATTR0) 6980b66513bSYork Sun */ 6990b66513bSYork Sun /* Source ID for error transaction */ 7000b66513bSYork Sun #define IFC_NOR_ERATTR0_ERSRCID 0xFF000000 7010b66513bSYork Sun /* AXI ID for error transation */ 7020b66513bSYork Sun #define IFC_NOR_ERATTR0_ERAID 0x000FF000 7030b66513bSYork Sun /* Chip select corresponds to NOR error */ 7040b66513bSYork Sun #define IFC_NOR_ERATTR0_ERCS_CS0 0x00000000 7050b66513bSYork Sun #define IFC_NOR_ERATTR0_ERCS_CS1 0x00000010 7060b66513bSYork Sun #define IFC_NOR_ERATTR0_ERCS_CS2 0x00000020 7070b66513bSYork Sun #define IFC_NOR_ERATTR0_ERCS_CS3 0x00000030 7080b66513bSYork Sun /* Type of transaction read/write */ 7090b66513bSYork Sun #define IFC_NOR_ERATTR0_ERTYPE_READ 0x00000001 7100b66513bSYork Sun 7110b66513bSYork Sun /* 7120b66513bSYork Sun * NOR Transfer Error Attribute Register-2 (NOR_ERATTR2) 7130b66513bSYork Sun */ 7140b66513bSYork Sun #define IFC_NOR_ERATTR2_ER_NUM_PHASE_EXP 0x000F0000 7150b66513bSYork Sun #define IFC_NOR_ERATTR2_ER_NUM_PHASE_PER 0x00000F00 7160b66513bSYork Sun 7170b66513bSYork Sun /* 7180b66513bSYork Sun * NOR Control Register (NORCR) 7190b66513bSYork Sun */ 7200b66513bSYork Sun #define IFC_NORCR_MASK 0x0F0F0000 7210b66513bSYork Sun /* No. of Address/Data Phase */ 7220b66513bSYork Sun #define IFC_NORCR_NUM_PHASE_MASK 0x0F000000 7230b66513bSYork Sun #define IFC_NORCR_NUM_PHASE_SHIFT 24 7240b66513bSYork Sun #define IFC_NORCR_NUM_PHASE(n) ((n-1) << IFC_NORCR_NUM_PHASE_SHIFT) 7250b66513bSYork Sun /* Sequence Timeout Count */ 7260b66513bSYork Sun #define IFC_NORCR_STOCNT_MASK 0x000F0000 7270b66513bSYork Sun #define IFC_NORCR_STOCNT_SHIFT 16 7280b66513bSYork Sun #define IFC_NORCR_STOCNT(n) ((__ilog2(n) - 8) << IFC_NORCR_STOCNT_SHIFT) 7290b66513bSYork Sun 7300b66513bSYork Sun /* 7310b66513bSYork Sun * GPCM Machine specific registers 7320b66513bSYork Sun */ 7330b66513bSYork Sun /* 7340b66513bSYork Sun * GPCM Event and Error Status Register (GPCM_EVTER_STAT) 7350b66513bSYork Sun */ 7360b66513bSYork Sun /* Timeout error */ 7370b66513bSYork Sun #define IFC_GPCM_EVTER_STAT_TOER 0x04000000 7380b66513bSYork Sun /* Parity error */ 7390b66513bSYork Sun #define IFC_GPCM_EVTER_STAT_PER 0x01000000 7400b66513bSYork Sun 7410b66513bSYork Sun /* 7420b66513bSYork Sun * GPCM Event and Error Enable Register (GPCM_EVTER_EN) 7430b66513bSYork Sun */ 7440b66513bSYork Sun /* Timeout error enable */ 7450b66513bSYork Sun #define IFC_GPCM_EVTER_EN_TOER_EN 0x04000000 7460b66513bSYork Sun /* Parity error enable */ 7470b66513bSYork Sun #define IFC_GPCM_EVTER_EN_PER_EN 0x01000000 7480b66513bSYork Sun 7490b66513bSYork Sun /* 7500b66513bSYork Sun * GPCM Event and Error Interrupt Enable Register (GPCM_EVTER_INTR_EN) 7510b66513bSYork Sun */ 7520b66513bSYork Sun /* Enable Interrupt for timeout error */ 7530b66513bSYork Sun #define IFC_GPCM_EEIER_TOERIR_EN 0x04000000 7540b66513bSYork Sun /* Enable Interrupt for Parity error */ 7550b66513bSYork Sun #define IFC_GPCM_EEIER_PERIR_EN 0x01000000 7560b66513bSYork Sun 7570b66513bSYork Sun /* 7580b66513bSYork Sun * GPCM Transfer Error Attribute Register-0 (GPCM_ERATTR0) 7590b66513bSYork Sun */ 7600b66513bSYork Sun /* Source ID for error transaction */ 7610b66513bSYork Sun #define IFC_GPCM_ERATTR0_ERSRCID 0xFF000000 7620b66513bSYork Sun /* AXI ID for error transaction */ 7630b66513bSYork Sun #define IFC_GPCM_ERATTR0_ERAID 0x000FF000 7640b66513bSYork Sun /* Chip select corresponds to GPCM error */ 7650b66513bSYork Sun #define IFC_GPCM_ERATTR0_ERCS_CS0 0x00000000 7660b66513bSYork Sun #define IFC_GPCM_ERATTR0_ERCS_CS1 0x00000040 7670b66513bSYork Sun #define IFC_GPCM_ERATTR0_ERCS_CS2 0x00000080 7680b66513bSYork Sun #define IFC_GPCM_ERATTR0_ERCS_CS3 0x000000C0 7690b66513bSYork Sun /* Type of transaction read/Write */ 7700b66513bSYork Sun #define IFC_GPCM_ERATTR0_ERTYPE_READ 0x00000001 7710b66513bSYork Sun 7720b66513bSYork Sun /* 7730b66513bSYork Sun * GPCM Transfer Error Attribute Register-2 (GPCM_ERATTR2) 7740b66513bSYork Sun */ 7750b66513bSYork Sun /* On which beat of address/data parity error is observed */ 7760b66513bSYork Sun #define IFC_GPCM_ERATTR2_PERR_BEAT 0x00000C00 7770b66513bSYork Sun /* Parity Error on byte */ 7780b66513bSYork Sun #define IFC_GPCM_ERATTR2_PERR_BYTE 0x000000F0 7790b66513bSYork Sun /* Parity Error reported in addr or data phase */ 7800b66513bSYork Sun #define IFC_GPCM_ERATTR2_PERR_DATA_PHASE 0x00000001 7810b66513bSYork Sun 7820b66513bSYork Sun /* 7830b66513bSYork Sun * GPCM Status Register (GPCM_STAT) 7840b66513bSYork Sun */ 7850b66513bSYork Sun #define IFC_GPCM_STAT_BSY 0x80000000 /* GPCM is busy */ 7860b66513bSYork Sun 7870b66513bSYork Sun 7880b66513bSYork Sun #ifndef __ASSEMBLY__ 7890b66513bSYork Sun #include <asm/io.h> 7900b66513bSYork Sun 7910b66513bSYork Sun extern void print_ifc_regs(void); 7920b66513bSYork Sun extern void init_early_memctl_regs(void); 793e77224e2SYork Sun void init_final_memctl_regs(void); 7940b66513bSYork Sun 79539b0bbbbSJaiprakash Singh #define IFC_RREGS_4KOFFSET (4*1024) 79639b0bbbbSJaiprakash Singh #define IFC_RREGS_64KOFFSET (64*1024) 7970b66513bSYork Sun 79839b0bbbbSJaiprakash Singh #define IFC_FCM_BASE_ADDR \ 79939b0bbbbSJaiprakash Singh ((struct fsl_ifc_fcm *)CONFIG_SYS_IFC_ADDR) 8000b66513bSYork Sun 80139b0bbbbSJaiprakash Singh #define get_ifc_cspr_ext(i) \ 80239b0bbbbSJaiprakash Singh (ifc_in32(&(IFC_FCM_BASE_ADDR)->cspr_cs[i].cspr_ext)) 80339b0bbbbSJaiprakash Singh #define get_ifc_cspr(i) \ 80439b0bbbbSJaiprakash Singh (ifc_in32(&(IFC_FCM_BASE_ADDR)->cspr_cs[i].cspr)) 80539b0bbbbSJaiprakash Singh #define get_ifc_csor_ext(i) \ 80639b0bbbbSJaiprakash Singh (ifc_in32(&(IFC_FCM_BASE_ADDR)->csor_cs[i].csor_ext)) 80739b0bbbbSJaiprakash Singh #define get_ifc_csor(i) \ 80839b0bbbbSJaiprakash Singh (ifc_in32(&(IFC_FCM_BASE_ADDR)->csor_cs[i].csor)) 80939b0bbbbSJaiprakash Singh #define get_ifc_amask(i) \ 81039b0bbbbSJaiprakash Singh (ifc_in32(&(IFC_FCM_BASE_ADDR)->amask_cs[i].amask)) 81139b0bbbbSJaiprakash Singh #define get_ifc_ftim(i, j) \ 81239b0bbbbSJaiprakash Singh (ifc_in32(&(IFC_FCM_BASE_ADDR)->ftim_cs[i].ftim[j])) 8131b4175d6SPrabhakar Kushwaha #define set_ifc_cspr_ext(i, v) \ 81439b0bbbbSJaiprakash Singh (ifc_out32(&(IFC_FCM_BASE_ADDR)->cspr_cs[i].cspr_ext, v)) 81539b0bbbbSJaiprakash Singh #define set_ifc_cspr(i, v) \ 81639b0bbbbSJaiprakash Singh (ifc_out32(&(IFC_FCM_BASE_ADDR)->cspr_cs[i].cspr, v)) 8171b4175d6SPrabhakar Kushwaha #define set_ifc_csor_ext(i, v) \ 81839b0bbbbSJaiprakash Singh (ifc_out32(&(IFC_FCM_BASE_ADDR)->csor_cs[i].csor_ext, v)) 81939b0bbbbSJaiprakash Singh #define set_ifc_csor(i, v) \ 82039b0bbbbSJaiprakash Singh (ifc_out32(&(IFC_FCM_BASE_ADDR)->csor_cs[i].csor, v)) 82139b0bbbbSJaiprakash Singh #define set_ifc_amask(i, v) \ 82239b0bbbbSJaiprakash Singh (ifc_out32(&(IFC_FCM_BASE_ADDR)->amask_cs[i].amask, v)) 8230b66513bSYork Sun #define set_ifc_ftim(i, j, v) \ 82439b0bbbbSJaiprakash Singh (ifc_out32(&(IFC_FCM_BASE_ADDR)->ftim_cs[i].ftim[j], v)) 8250b66513bSYork Sun 8260b66513bSYork Sun enum ifc_chip_sel { 8270b66513bSYork Sun IFC_CS0, 8280b66513bSYork Sun IFC_CS1, 8290b66513bSYork Sun IFC_CS2, 8300b66513bSYork Sun IFC_CS3, 8310b66513bSYork Sun IFC_CS4, 8320b66513bSYork Sun IFC_CS5, 8330b66513bSYork Sun IFC_CS6, 8340b66513bSYork Sun IFC_CS7, 8350b66513bSYork Sun }; 8360b66513bSYork Sun 8370b66513bSYork Sun enum ifc_ftims { 8380b66513bSYork Sun IFC_FTIM0, 8390b66513bSYork Sun IFC_FTIM1, 8400b66513bSYork Sun IFC_FTIM2, 8410b66513bSYork Sun IFC_FTIM3, 8420b66513bSYork Sun }; 8430b66513bSYork Sun 8440b66513bSYork Sun /* 8450b66513bSYork Sun * IFC Controller NAND Machine registers 8460b66513bSYork Sun */ 8470b66513bSYork Sun struct fsl_ifc_nand { 8480b66513bSYork Sun u32 ncfgr; 8490b66513bSYork Sun u32 res1[0x4]; 8500b66513bSYork Sun u32 nand_fcr0; 8510b66513bSYork Sun u32 nand_fcr1; 8520b66513bSYork Sun u32 res2[0x8]; 8530b66513bSYork Sun u32 row0; 8540b66513bSYork Sun u32 res3; 8550b66513bSYork Sun u32 col0; 8560b66513bSYork Sun u32 res4; 8570b66513bSYork Sun u32 row1; 8580b66513bSYork Sun u32 res5; 8590b66513bSYork Sun u32 col1; 8600b66513bSYork Sun u32 res6; 8610b66513bSYork Sun u32 row2; 8620b66513bSYork Sun u32 res7; 8630b66513bSYork Sun u32 col2; 8640b66513bSYork Sun u32 res8; 8650b66513bSYork Sun u32 row3; 8660b66513bSYork Sun u32 res9; 8670b66513bSYork Sun u32 col3; 8680b66513bSYork Sun u32 res10[0x24]; 8690b66513bSYork Sun u32 nand_fbcr; 8700b66513bSYork Sun u32 res11; 8710b66513bSYork Sun u32 nand_fir0; 8720b66513bSYork Sun u32 nand_fir1; 8730b66513bSYork Sun u32 nand_fir2; 8740b66513bSYork Sun u32 res12[0x10]; 8750b66513bSYork Sun u32 nand_csel; 8760b66513bSYork Sun u32 res13; 8770b66513bSYork Sun u32 nandseq_strt; 8780b66513bSYork Sun u32 res14; 8790b66513bSYork Sun u32 nand_evter_stat; 8800b66513bSYork Sun u32 res15; 8810b66513bSYork Sun u32 pgrdcmpl_evt_stat; 8820b66513bSYork Sun u32 res16[0x2]; 8830b66513bSYork Sun u32 nand_evter_en; 8840b66513bSYork Sun u32 res17[0x2]; 8850b66513bSYork Sun u32 nand_evter_intr_en; 88639b0bbbbSJaiprakash Singh u32 nand_vol_addr_stat; 88739b0bbbbSJaiprakash Singh u32 res18; 8880b66513bSYork Sun u32 nand_erattr0; 8890b66513bSYork Sun u32 nand_erattr1; 8900b66513bSYork Sun u32 res19[0x10]; 8910b66513bSYork Sun u32 nand_fsr; 89239b0bbbbSJaiprakash Singh u32 res20[0x3]; 89339b0bbbbSJaiprakash Singh u32 nand_eccstat[6]; 89439b0bbbbSJaiprakash Singh u32 res21[0x1c]; 8950b66513bSYork Sun u32 nanndcr; 8960b66513bSYork Sun u32 res22[0x2]; 8970b66513bSYork Sun u32 nand_autoboot_trgr; 8980b66513bSYork Sun u32 res23; 8990b66513bSYork Sun u32 nand_mdr; 90039b0bbbbSJaiprakash Singh u32 res24[0x1c]; 90139b0bbbbSJaiprakash Singh u32 nand_dll_lowcfg0; 90239b0bbbbSJaiprakash Singh u32 nand_dll_lowcfg1; 90339b0bbbbSJaiprakash Singh u32 res25; 90439b0bbbbSJaiprakash Singh u32 nand_dll_lowstat; 90539b0bbbbSJaiprakash Singh u32 res26[0x3C]; 9060b66513bSYork Sun }; 9070b66513bSYork Sun 9080b66513bSYork Sun /* 9090b66513bSYork Sun * IFC controller NOR Machine registers 9100b66513bSYork Sun */ 9110b66513bSYork Sun struct fsl_ifc_nor { 9120b66513bSYork Sun u32 nor_evter_stat; 9130b66513bSYork Sun u32 res1[0x2]; 9140b66513bSYork Sun u32 nor_evter_en; 9150b66513bSYork Sun u32 res2[0x2]; 9160b66513bSYork Sun u32 nor_evter_intr_en; 9170b66513bSYork Sun u32 res3[0x2]; 9180b66513bSYork Sun u32 nor_erattr0; 9190b66513bSYork Sun u32 nor_erattr1; 9200b66513bSYork Sun u32 nor_erattr2; 9210b66513bSYork Sun u32 res4[0x4]; 9220b66513bSYork Sun u32 norcr; 9230b66513bSYork Sun u32 res5[0xEF]; 9240b66513bSYork Sun }; 9250b66513bSYork Sun 9260b66513bSYork Sun /* 9270b66513bSYork Sun * IFC controller GPCM Machine registers 9280b66513bSYork Sun */ 9290b66513bSYork Sun struct fsl_ifc_gpcm { 9300b66513bSYork Sun u32 gpcm_evter_stat; 9310b66513bSYork Sun u32 res1[0x2]; 9320b66513bSYork Sun u32 gpcm_evter_en; 9330b66513bSYork Sun u32 res2[0x2]; 9340b66513bSYork Sun u32 gpcm_evter_intr_en; 9350b66513bSYork Sun u32 res3[0x2]; 9360b66513bSYork Sun u32 gpcm_erattr0; 9370b66513bSYork Sun u32 gpcm_erattr1; 9380b66513bSYork Sun u32 gpcm_erattr2; 9390b66513bSYork Sun u32 gpcm_stat; 9400b66513bSYork Sun }; 9410b66513bSYork Sun 9420b66513bSYork Sun #ifdef CONFIG_SYS_FSL_IFC_BANK_COUNT 9430b66513bSYork Sun #if (CONFIG_SYS_FSL_IFC_BANK_COUNT <= 8) 9440b66513bSYork Sun #define IFC_CSPR_REG_LEN 148 9450b66513bSYork Sun #define IFC_AMASK_REG_LEN 144 9460b66513bSYork Sun #define IFC_CSOR_REG_LEN 144 9470b66513bSYork Sun #define IFC_FTIM_REG_LEN 576 9480b66513bSYork Sun 9490b66513bSYork Sun #define IFC_CSPR_USED_LEN sizeof(struct fsl_ifc_cspr) * \ 9500b66513bSYork Sun CONFIG_SYS_FSL_IFC_BANK_COUNT 9510b66513bSYork Sun #define IFC_AMASK_USED_LEN sizeof(struct fsl_ifc_amask) * \ 9520b66513bSYork Sun CONFIG_SYS_FSL_IFC_BANK_COUNT 9530b66513bSYork Sun #define IFC_CSOR_USED_LEN sizeof(struct fsl_ifc_csor) * \ 9540b66513bSYork Sun CONFIG_SYS_FSL_IFC_BANK_COUNT 9550b66513bSYork Sun #define IFC_FTIM_USED_LEN sizeof(struct fsl_ifc_ftim) * \ 9560b66513bSYork Sun CONFIG_SYS_FSL_IFC_BANK_COUNT 9570b66513bSYork Sun #else 9580b66513bSYork Sun #error IFC BANK count not vaild 9590b66513bSYork Sun #endif 9600b66513bSYork Sun #else 9610b66513bSYork Sun #error IFC BANK count not defined 9620b66513bSYork Sun #endif 9630b66513bSYork Sun 9640b66513bSYork Sun struct fsl_ifc_cspr { 9650b66513bSYork Sun u32 cspr_ext; 9660b66513bSYork Sun u32 cspr; 9670b66513bSYork Sun u32 res; 9680b66513bSYork Sun }; 9690b66513bSYork Sun 9700b66513bSYork Sun struct fsl_ifc_amask { 9710b66513bSYork Sun u32 amask; 9720b66513bSYork Sun u32 res[0x2]; 9730b66513bSYork Sun }; 9740b66513bSYork Sun 9750b66513bSYork Sun struct fsl_ifc_csor { 9760b66513bSYork Sun u32 csor; 9770b66513bSYork Sun u32 csor_ext; 9780b66513bSYork Sun u32 res; 9790b66513bSYork Sun }; 9800b66513bSYork Sun 9810b66513bSYork Sun struct fsl_ifc_ftim { 9820b66513bSYork Sun u32 ftim[4]; 9830b66513bSYork Sun u32 res[0x8]; 9840b66513bSYork Sun }; 9850b66513bSYork Sun 9860b66513bSYork Sun /* 98739b0bbbbSJaiprakash Singh * IFC Controller Global Registers 98839b0bbbbSJaiprakash Singh * FCM - Flash control machine 9890b66513bSYork Sun */ 99039b0bbbbSJaiprakash Singh 99139b0bbbbSJaiprakash Singh struct fsl_ifc_fcm { 9920b66513bSYork Sun u32 ifc_rev; 9930b66513bSYork Sun u32 res1[0x2]; 9940b66513bSYork Sun struct fsl_ifc_cspr cspr_cs[CONFIG_SYS_FSL_IFC_BANK_COUNT]; 9950b66513bSYork Sun u8 res2[IFC_CSPR_REG_LEN - IFC_CSPR_USED_LEN]; 9960b66513bSYork Sun struct fsl_ifc_amask amask_cs[CONFIG_SYS_FSL_IFC_BANK_COUNT]; 9970b66513bSYork Sun u8 res3[IFC_AMASK_REG_LEN - IFC_AMASK_USED_LEN]; 9980b66513bSYork Sun struct fsl_ifc_csor csor_cs[CONFIG_SYS_FSL_IFC_BANK_COUNT]; 9990b66513bSYork Sun u8 res4[IFC_CSOR_REG_LEN - IFC_CSOR_USED_LEN]; 10000b66513bSYork Sun struct fsl_ifc_ftim ftim_cs[CONFIG_SYS_FSL_IFC_BANK_COUNT]; 10010b66513bSYork Sun u8 res5[IFC_FTIM_REG_LEN - IFC_FTIM_USED_LEN]; 10020b66513bSYork Sun u32 rb_stat; 100339b0bbbbSJaiprakash Singh u32 rb_map; 100439b0bbbbSJaiprakash Singh u32 wp_map; 10050b66513bSYork Sun u32 ifc_gcr; 10060b66513bSYork Sun u32 res7[0x2]; 10070b66513bSYork Sun u32 cm_evter_stat; 10080b66513bSYork Sun u32 res8[0x2]; 10090b66513bSYork Sun u32 cm_evter_en; 10100b66513bSYork Sun u32 res9[0x2]; 10110b66513bSYork Sun u32 cm_evter_intr_en; 10120b66513bSYork Sun u32 res10[0x2]; 10130b66513bSYork Sun u32 cm_erattr0; 10140b66513bSYork Sun u32 cm_erattr1; 10150b66513bSYork Sun u32 res11[0x2]; 10160b66513bSYork Sun u32 ifc_ccr; 10170b66513bSYork Sun u32 ifc_csr; 101839b0bbbbSJaiprakash Singh u32 ddr_ccr_low; 101939b0bbbbSJaiprakash Singh }; 102039b0bbbbSJaiprakash Singh 102139b0bbbbSJaiprakash Singh struct fsl_ifc_runtime { 10220b66513bSYork Sun struct fsl_ifc_nand ifc_nand; 10230b66513bSYork Sun struct fsl_ifc_nor ifc_nor; 10240b66513bSYork Sun struct fsl_ifc_gpcm ifc_gpcm; 10250b66513bSYork Sun }; 10260b66513bSYork Sun 102739b0bbbbSJaiprakash Singh struct fsl_ifc { 102839b0bbbbSJaiprakash Singh struct fsl_ifc_fcm *gregs; 102939b0bbbbSJaiprakash Singh struct fsl_ifc_runtime *rregs; 103039b0bbbbSJaiprakash Singh }; 103139b0bbbbSJaiprakash Singh 10320b66513bSYork Sun #ifdef CONFIG_SYS_FSL_ERRATUM_IFC_A002769 10330b66513bSYork Sun #undef CSPR_MSEL_NOR 10340b66513bSYork Sun #define CSPR_MSEL_NOR CSPR_MSEL_GPCM 10350b66513bSYork Sun #endif 10360b66513bSYork Sun #endif /* CONFIG_FSL_IFC */ 10370b66513bSYork Sun 10380b66513bSYork Sun #endif /* __ASSEMBLY__ */ 10390b66513bSYork Sun #endif /* __FSL_IFC_H */ 1040