xref: /rk3399_rockchip-uboot/include/fsl_ifc.h (revision 77fdd6d1eb69c1194148a9f4b4428d903af3619f)
10b66513bSYork Sun /*
20b66513bSYork Sun  * Copyright 2010-2011 Freescale Semiconductor, Inc.
30b66513bSYork Sun  * Author: Dipen Dudhat <dipen.dudhat@freescale.com>
40b66513bSYork Sun  *
50b66513bSYork Sun  * SPDX-License-Identifier:	GPL-2.0+
60b66513bSYork Sun  */
70b66513bSYork Sun 
80b66513bSYork Sun #ifndef __FSL_IFC_H
90b66513bSYork Sun #define __FSL_IFC_H
100b66513bSYork Sun 
110b66513bSYork Sun #ifdef CONFIG_FSL_IFC
120b66513bSYork Sun #include <config.h>
130b66513bSYork Sun #include <common.h>
140b66513bSYork Sun 
150b66513bSYork Sun /*
160b66513bSYork Sun  * CSPR - Chip Select Property Register
170b66513bSYork Sun  */
180b66513bSYork Sun #define CSPR_BA				0xFFFF0000
190b66513bSYork Sun #define CSPR_BA_SHIFT			16
200b66513bSYork Sun #define CSPR_PORT_SIZE			0x00000180
210b66513bSYork Sun #define CSPR_PORT_SIZE_SHIFT		7
220b66513bSYork Sun /* Port Size 8 bit */
230b66513bSYork Sun #define CSPR_PORT_SIZE_8		0x00000080
240b66513bSYork Sun /* Port Size 16 bit */
250b66513bSYork Sun #define CSPR_PORT_SIZE_16		0x00000100
260b66513bSYork Sun /* Port Size 32 bit */
270b66513bSYork Sun #define CSPR_PORT_SIZE_32		0x00000180
280b66513bSYork Sun /* Write Protect */
290b66513bSYork Sun #define CSPR_WP				0x00000040
300b66513bSYork Sun #define CSPR_WP_SHIFT			6
310b66513bSYork Sun /* Machine Select */
320b66513bSYork Sun #define CSPR_MSEL			0x00000006
330b66513bSYork Sun #define CSPR_MSEL_SHIFT			1
340b66513bSYork Sun /* NOR */
350b66513bSYork Sun #define CSPR_MSEL_NOR			0x00000000
360b66513bSYork Sun /* NAND */
370b66513bSYork Sun #define CSPR_MSEL_NAND			0x00000002
380b66513bSYork Sun /* GPCM */
390b66513bSYork Sun #define CSPR_MSEL_GPCM			0x00000004
400b66513bSYork Sun /* Bank Valid */
410b66513bSYork Sun #define CSPR_V				0x00000001
420b66513bSYork Sun #define CSPR_V_SHIFT			0
430b66513bSYork Sun 
440b66513bSYork Sun /* Convert an address into the right format for the CSPR Registers */
450b66513bSYork Sun #define CSPR_PHYS_ADDR(x)		(((uint64_t)x) & 0xffff0000)
460b66513bSYork Sun 
470b66513bSYork Sun /*
480b66513bSYork Sun  * Address Mask Register
490b66513bSYork Sun  */
500b66513bSYork Sun #define IFC_AMASK_MASK			0xFFFF0000
510b66513bSYork Sun #define IFC_AMASK_SHIFT			16
520b66513bSYork Sun #define IFC_AMASK(n)			(IFC_AMASK_MASK << \
530b66513bSYork Sun 					(__ilog2(n) - IFC_AMASK_SHIFT))
540b66513bSYork Sun 
550b66513bSYork Sun /*
560b66513bSYork Sun  * Chip Select Option Register IFC_NAND Machine
570b66513bSYork Sun  */
580b66513bSYork Sun /* Enable ECC Encoder */
590b66513bSYork Sun #define CSOR_NAND_ECC_ENC_EN		0x80000000
600b66513bSYork Sun #define CSOR_NAND_ECC_MODE_MASK		0x30000000
610b66513bSYork Sun /* 4 bit correction per 520 Byte sector */
620b66513bSYork Sun #define CSOR_NAND_ECC_MODE_4		0x00000000
630b66513bSYork Sun /* 8 bit correction per 528 Byte sector */
640b66513bSYork Sun #define CSOR_NAND_ECC_MODE_8		0x10000000
650b66513bSYork Sun /* Enable ECC Decoder */
660b66513bSYork Sun #define CSOR_NAND_ECC_DEC_EN		0x04000000
670b66513bSYork Sun /* Row Address Length */
680b66513bSYork Sun #define CSOR_NAND_RAL_MASK		0x01800000
690b66513bSYork Sun #define CSOR_NAND_RAL_SHIFT		20
700b66513bSYork Sun #define CSOR_NAND_RAL_1			0x00000000
710b66513bSYork Sun #define CSOR_NAND_RAL_2			0x00800000
720b66513bSYork Sun #define CSOR_NAND_RAL_3			0x01000000
730b66513bSYork Sun #define CSOR_NAND_RAL_4			0x01800000
740b66513bSYork Sun /* Page Size 512b, 2k, 4k */
750b66513bSYork Sun #define CSOR_NAND_PGS_MASK		0x00180000
760b66513bSYork Sun #define CSOR_NAND_PGS_SHIFT		16
770b66513bSYork Sun #define CSOR_NAND_PGS_512		0x00000000
780b66513bSYork Sun #define CSOR_NAND_PGS_2K		0x00080000
790b66513bSYork Sun #define CSOR_NAND_PGS_4K		0x00100000
80*77fdd6d1STom Rini #define CSOR_NAND_PGS_8K		0x00180000
810b66513bSYork Sun /* Spare region Size */
820b66513bSYork Sun #define CSOR_NAND_SPRZ_MASK		0x0000E000
830b66513bSYork Sun #define CSOR_NAND_SPRZ_SHIFT		13
840b66513bSYork Sun #define CSOR_NAND_SPRZ_16		0x00000000
850b66513bSYork Sun #define CSOR_NAND_SPRZ_64		0x00002000
860b66513bSYork Sun #define CSOR_NAND_SPRZ_128		0x00004000
870b66513bSYork Sun #define CSOR_NAND_SPRZ_210		0x00006000
880b66513bSYork Sun #define CSOR_NAND_SPRZ_218		0x00008000
890b66513bSYork Sun #define CSOR_NAND_SPRZ_224		0x0000A000
90*77fdd6d1STom Rini #define CSOR_NAND_SPRZ_CSOR_EXT	0x0000C000
910b66513bSYork Sun /* Pages Per Block */
920b66513bSYork Sun #define CSOR_NAND_PB_MASK		0x00000700
930b66513bSYork Sun #define CSOR_NAND_PB_SHIFT		8
940b66513bSYork Sun #define CSOR_NAND_PB(n)		((__ilog2(n) - 5) << CSOR_NAND_PB_SHIFT)
950b66513bSYork Sun /* Time for Read Enable High to Output High Impedance */
960b66513bSYork Sun #define CSOR_NAND_TRHZ_MASK		0x0000001C
970b66513bSYork Sun #define CSOR_NAND_TRHZ_SHIFT		2
980b66513bSYork Sun #define CSOR_NAND_TRHZ_20		0x00000000
990b66513bSYork Sun #define CSOR_NAND_TRHZ_40		0x00000004
1000b66513bSYork Sun #define CSOR_NAND_TRHZ_60		0x00000008
1010b66513bSYork Sun #define CSOR_NAND_TRHZ_80		0x0000000C
1020b66513bSYork Sun #define CSOR_NAND_TRHZ_100		0x00000010
1030b66513bSYork Sun /* Buffer control disable */
1040b66513bSYork Sun #define CSOR_NAND_BCTLD			0x00000001
1050b66513bSYork Sun 
1060b66513bSYork Sun /*
1070b66513bSYork Sun  * Chip Select Option Register - NOR Flash Mode
1080b66513bSYork Sun  */
1090b66513bSYork Sun /* Enable Address shift Mode */
1100b66513bSYork Sun #define CSOR_NOR_ADM_SHFT_MODE_EN	0x80000000
1110b66513bSYork Sun /* Page Read Enable from NOR device */
1120b66513bSYork Sun #define CSOR_NOR_PGRD_EN		0x10000000
1130b66513bSYork Sun /* AVD Toggle Enable during Burst Program */
1140b66513bSYork Sun #define CSOR_NOR_AVD_TGL_PGM_EN		0x01000000
1150b66513bSYork Sun /* Address Data Multiplexing Shift */
1160b66513bSYork Sun #define CSOR_NOR_ADM_MASK		0x0003E000
1170b66513bSYork Sun #define CSOR_NOR_ADM_SHIFT_SHIFT	13
1180b66513bSYork Sun #define CSOR_NOR_ADM_SHIFT(n)	((n) << CSOR_NOR_ADM_SHIFT_SHIFT)
1190b66513bSYork Sun /* Type of the NOR device hooked */
1200b66513bSYork Sun #define CSOR_NOR_NOR_MODE_AYSNC_NOR	0x00000000
1210b66513bSYork Sun #define CSOR_NOR_NOR_MODE_AVD_NOR	0x00000020
1220b66513bSYork Sun /* Time for Read Enable High to Output High Impedance */
1230b66513bSYork Sun #define CSOR_NOR_TRHZ_MASK		0x0000001C
1240b66513bSYork Sun #define CSOR_NOR_TRHZ_SHIFT		2
1250b66513bSYork Sun #define CSOR_NOR_TRHZ_20		0x00000000
1260b66513bSYork Sun #define CSOR_NOR_TRHZ_40		0x00000004
1270b66513bSYork Sun #define CSOR_NOR_TRHZ_60		0x00000008
1280b66513bSYork Sun #define CSOR_NOR_TRHZ_80		0x0000000C
1290b66513bSYork Sun #define CSOR_NOR_TRHZ_100		0x00000010
1300b66513bSYork Sun /* Buffer control disable */
1310b66513bSYork Sun #define CSOR_NOR_BCTLD			0x00000001
1320b66513bSYork Sun 
1330b66513bSYork Sun /*
1340b66513bSYork Sun  * Chip Select Option Register - GPCM Mode
1350b66513bSYork Sun  */
1360b66513bSYork Sun /* GPCM Mode - Normal */
1370b66513bSYork Sun #define CSOR_GPCM_GPMODE_NORMAL		0x00000000
1380b66513bSYork Sun /* GPCM Mode - GenericASIC */
1390b66513bSYork Sun #define CSOR_GPCM_GPMODE_ASIC		0x80000000
1400b66513bSYork Sun /* Parity Mode odd/even */
1410b66513bSYork Sun #define CSOR_GPCM_PARITY_EVEN		0x40000000
1420b66513bSYork Sun /* Parity Checking enable/disable */
1430b66513bSYork Sun #define CSOR_GPCM_PAR_EN		0x20000000
1440b66513bSYork Sun /* GPCM Timeout Count */
1450b66513bSYork Sun #define CSOR_GPCM_GPTO_MASK		0x0F000000
1460b66513bSYork Sun #define CSOR_GPCM_GPTO_SHIFT		24
1470b66513bSYork Sun #define CSOR_GPCM_GPTO(n)	((__ilog2(n) - 8) << CSOR_GPCM_GPTO_SHIFT)
1480b66513bSYork Sun /* GPCM External Access Termination mode for read access */
1490b66513bSYork Sun #define CSOR_GPCM_RGETA_EXT		0x00080000
1500b66513bSYork Sun /* GPCM External Access Termination mode for write access */
1510b66513bSYork Sun #define CSOR_GPCM_WGETA_EXT		0x00040000
1520b66513bSYork Sun /* Address Data Multiplexing Shift */
1530b66513bSYork Sun #define CSOR_GPCM_ADM_MASK		0x0003E000
1540b66513bSYork Sun #define CSOR_GPCM_ADM_SHIFT_SHIFT	13
1550b66513bSYork Sun #define CSOR_GPCM_ADM_SHIFT(n)	((n) << CSOR_GPCM_ADM_SHIFT_SHIFT)
1560b66513bSYork Sun /* Generic ASIC Parity error indication delay */
1570b66513bSYork Sun #define CSOR_GPCM_GAPERRD_MASK		0x00000180
1580b66513bSYork Sun #define CSOR_GPCM_GAPERRD_SHIFT		7
1590b66513bSYork Sun #define CSOR_GPCM_GAPERRD(n)	(((n) - 1) << CSOR_GPCM_GAPERRD_SHIFT)
1600b66513bSYork Sun /* Time for Read Enable High to Output High Impedance */
1610b66513bSYork Sun #define CSOR_GPCM_TRHZ_MASK		0x0000001C
1620b66513bSYork Sun #define CSOR_GPCM_TRHZ_20		0x00000000
1630b66513bSYork Sun #define CSOR_GPCM_TRHZ_40		0x00000004
1640b66513bSYork Sun #define CSOR_GPCM_TRHZ_60		0x00000008
1650b66513bSYork Sun #define CSOR_GPCM_TRHZ_80		0x0000000C
1660b66513bSYork Sun #define CSOR_GPCM_TRHZ_100		0x00000010
1670b66513bSYork Sun /* Buffer control disable */
1680b66513bSYork Sun #define CSOR_GPCM_BCTLD			0x00000001
1690b66513bSYork Sun 
1700b66513bSYork Sun /*
1710b66513bSYork Sun  * Flash Timing Registers (FTIM0 - FTIM2_CSn)
1720b66513bSYork Sun  */
1730b66513bSYork Sun /*
1740b66513bSYork Sun  * FTIM0 - NAND Flash Mode
1750b66513bSYork Sun  */
1760b66513bSYork Sun #define FTIM0_NAND			0x7EFF3F3F
1770b66513bSYork Sun #define FTIM0_NAND_TCCST_SHIFT	25
1780b66513bSYork Sun #define FTIM0_NAND_TCCST(n)	((n) << FTIM0_NAND_TCCST_SHIFT)
1790b66513bSYork Sun #define FTIM0_NAND_TWP_SHIFT	16
1800b66513bSYork Sun #define FTIM0_NAND_TWP(n)	((n) << FTIM0_NAND_TWP_SHIFT)
1810b66513bSYork Sun #define FTIM0_NAND_TWCHT_SHIFT	8
1820b66513bSYork Sun #define FTIM0_NAND_TWCHT(n)	((n) << FTIM0_NAND_TWCHT_SHIFT)
1830b66513bSYork Sun #define FTIM0_NAND_TWH_SHIFT	0
1840b66513bSYork Sun #define FTIM0_NAND_TWH(n)	((n) << FTIM0_NAND_TWH_SHIFT)
1850b66513bSYork Sun /*
1860b66513bSYork Sun  * FTIM1 - NAND Flash Mode
1870b66513bSYork Sun  */
1880b66513bSYork Sun #define FTIM1_NAND			0xFFFF3FFF
1890b66513bSYork Sun #define FTIM1_NAND_TADLE_SHIFT	24
1900b66513bSYork Sun #define FTIM1_NAND_TADLE(n)	((n) << FTIM1_NAND_TADLE_SHIFT)
1910b66513bSYork Sun #define FTIM1_NAND_TWBE_SHIFT	16
1920b66513bSYork Sun #define FTIM1_NAND_TWBE(n)	((n) << FTIM1_NAND_TWBE_SHIFT)
1930b66513bSYork Sun #define FTIM1_NAND_TRR_SHIFT	8
1940b66513bSYork Sun #define FTIM1_NAND_TRR(n)	((n) << FTIM1_NAND_TRR_SHIFT)
1950b66513bSYork Sun #define FTIM1_NAND_TRP_SHIFT	0
1960b66513bSYork Sun #define FTIM1_NAND_TRP(n)	((n) << FTIM1_NAND_TRP_SHIFT)
1970b66513bSYork Sun /*
1980b66513bSYork Sun  * FTIM2 - NAND Flash Mode
1990b66513bSYork Sun  */
2000b66513bSYork Sun #define FTIM2_NAND			0x1FE1F8FF
2010b66513bSYork Sun #define FTIM2_NAND_TRAD_SHIFT	21
2020b66513bSYork Sun #define FTIM2_NAND_TRAD(n)	((n) << FTIM2_NAND_TRAD_SHIFT)
2030b66513bSYork Sun #define FTIM2_NAND_TREH_SHIFT	11
2040b66513bSYork Sun #define FTIM2_NAND_TREH(n)	((n) << FTIM2_NAND_TREH_SHIFT)
2050b66513bSYork Sun #define FTIM2_NAND_TWHRE_SHIFT	0
2060b66513bSYork Sun #define FTIM2_NAND_TWHRE(n)	((n) << FTIM2_NAND_TWHRE_SHIFT)
2070b66513bSYork Sun /*
2080b66513bSYork Sun  * FTIM3 - NAND Flash Mode
2090b66513bSYork Sun  */
2100b66513bSYork Sun #define FTIM3_NAND			0xFF000000
2110b66513bSYork Sun #define FTIM3_NAND_TWW_SHIFT	24
2120b66513bSYork Sun #define FTIM3_NAND_TWW(n)	((n) << FTIM3_NAND_TWW_SHIFT)
2130b66513bSYork Sun 
2140b66513bSYork Sun /*
2150b66513bSYork Sun  * FTIM0 - NOR Flash Mode
2160b66513bSYork Sun  */
2170b66513bSYork Sun #define FTIM0_NOR			0xF03F3F3F
2180b66513bSYork Sun #define FTIM0_NOR_TACSE_SHIFT	28
2190b66513bSYork Sun #define FTIM0_NOR_TACSE(n)	((n) << FTIM0_NOR_TACSE_SHIFT)
2200b66513bSYork Sun #define FTIM0_NOR_TEADC_SHIFT	16
2210b66513bSYork Sun #define FTIM0_NOR_TEADC(n)	((n) << FTIM0_NOR_TEADC_SHIFT)
2220b66513bSYork Sun #define FTIM0_NOR_TAVDS_SHIFT	8
2230b66513bSYork Sun #define FTIM0_NOR_TAVDS(n)	((n) << FTIM0_NOR_TAVDS_SHIFT)
2240b66513bSYork Sun #define FTIM0_NOR_TEAHC_SHIFT	0
2250b66513bSYork Sun #define FTIM0_NOR_TEAHC(n)	((n) << FTIM0_NOR_TEAHC_SHIFT)
2260b66513bSYork Sun /*
2270b66513bSYork Sun  * FTIM1 - NOR Flash Mode
2280b66513bSYork Sun  */
2290b66513bSYork Sun #define FTIM1_NOR			0xFF003F3F
2300b66513bSYork Sun #define FTIM1_NOR_TACO_SHIFT	24
2310b66513bSYork Sun #define FTIM1_NOR_TACO(n)	((n) << FTIM1_NOR_TACO_SHIFT)
2320b66513bSYork Sun #define FTIM1_NOR_TRAD_NOR_SHIFT	8
2330b66513bSYork Sun #define FTIM1_NOR_TRAD_NOR(n)	((n) << FTIM1_NOR_TRAD_NOR_SHIFT)
2340b66513bSYork Sun #define FTIM1_NOR_TSEQRAD_NOR_SHIFT	0
2350b66513bSYork Sun #define FTIM1_NOR_TSEQRAD_NOR(n)	((n) << FTIM1_NOR_TSEQRAD_NOR_SHIFT)
2360b66513bSYork Sun /*
2370b66513bSYork Sun  * FTIM2 - NOR Flash Mode
2380b66513bSYork Sun  */
2390b66513bSYork Sun #define FTIM2_NOR			0x0F3CFCFF
2400b66513bSYork Sun #define FTIM2_NOR_TCS_SHIFT		24
2410b66513bSYork Sun #define FTIM2_NOR_TCS(n)	((n) << FTIM2_NOR_TCS_SHIFT)
2420b66513bSYork Sun #define FTIM2_NOR_TCH_SHIFT		18
2430b66513bSYork Sun #define FTIM2_NOR_TCH(n)	((n) << FTIM2_NOR_TCH_SHIFT)
2440b66513bSYork Sun #define FTIM2_NOR_TWPH_SHIFT	10
2450b66513bSYork Sun #define FTIM2_NOR_TWPH(n)	((n) << FTIM2_NOR_TWPH_SHIFT)
2460b66513bSYork Sun #define FTIM2_NOR_TWP_SHIFT		0
2470b66513bSYork Sun #define FTIM2_NOR_TWP(n)	((n) << FTIM2_NOR_TWP_SHIFT)
2480b66513bSYork Sun 
2490b66513bSYork Sun /*
2500b66513bSYork Sun  * FTIM0 - Normal GPCM Mode
2510b66513bSYork Sun  */
2520b66513bSYork Sun #define FTIM0_GPCM			0xF03F3F3F
2530b66513bSYork Sun #define FTIM0_GPCM_TACSE_SHIFT	28
2540b66513bSYork Sun #define FTIM0_GPCM_TACSE(n)	((n) << FTIM0_GPCM_TACSE_SHIFT)
2550b66513bSYork Sun #define FTIM0_GPCM_TEADC_SHIFT	16
2560b66513bSYork Sun #define FTIM0_GPCM_TEADC(n)	((n) << FTIM0_GPCM_TEADC_SHIFT)
2570b66513bSYork Sun #define FTIM0_GPCM_TAVDS_SHIFT	8
2580b66513bSYork Sun #define FTIM0_GPCM_TAVDS(n)	((n) << FTIM0_GPCM_TAVDS_SHIFT)
2590b66513bSYork Sun #define FTIM0_GPCM_TEAHC_SHIFT	0
2600b66513bSYork Sun #define FTIM0_GPCM_TEAHC(n)	((n) << FTIM0_GPCM_TEAHC_SHIFT)
2610b66513bSYork Sun /*
2620b66513bSYork Sun  * FTIM1 - Normal GPCM Mode
2630b66513bSYork Sun  */
2640b66513bSYork Sun #define FTIM1_GPCM			0xFF003F00
2650b66513bSYork Sun #define FTIM1_GPCM_TACO_SHIFT	24
2660b66513bSYork Sun #define FTIM1_GPCM_TACO(n)	((n) << FTIM1_GPCM_TACO_SHIFT)
2670b66513bSYork Sun #define FTIM1_GPCM_TRAD_SHIFT	8
2680b66513bSYork Sun #define FTIM1_GPCM_TRAD(n)	((n) << FTIM1_GPCM_TRAD_SHIFT)
2690b66513bSYork Sun /*
2700b66513bSYork Sun  * FTIM2 - Normal GPCM Mode
2710b66513bSYork Sun  */
2720b66513bSYork Sun #define FTIM2_GPCM			0x0F3C00FF
2730b66513bSYork Sun #define FTIM2_GPCM_TCS_SHIFT	24
2740b66513bSYork Sun #define FTIM2_GPCM_TCS(n)	((n) << FTIM2_GPCM_TCS_SHIFT)
2750b66513bSYork Sun #define FTIM2_GPCM_TCH_SHIFT	18
2760b66513bSYork Sun #define FTIM2_GPCM_TCH(n)	((n) << FTIM2_GPCM_TCH_SHIFT)
2770b66513bSYork Sun #define FTIM2_GPCM_TWP_SHIFT	0
2780b66513bSYork Sun #define FTIM2_GPCM_TWP(n)	((n) << FTIM2_GPCM_TWP_SHIFT)
2790b66513bSYork Sun 
2800b66513bSYork Sun /*
2810b66513bSYork Sun  * Ready Busy Status Register (RB_STAT)
2820b66513bSYork Sun  */
2830b66513bSYork Sun /* CSn is READY */
2840b66513bSYork Sun #define IFC_RB_STAT_READY_CS0		0x80000000
2850b66513bSYork Sun #define IFC_RB_STAT_READY_CS1		0x40000000
2860b66513bSYork Sun #define IFC_RB_STAT_READY_CS2		0x20000000
2870b66513bSYork Sun #define IFC_RB_STAT_READY_CS3		0x10000000
2880b66513bSYork Sun 
2890b66513bSYork Sun /*
2900b66513bSYork Sun  * General Control Register (GCR)
2910b66513bSYork Sun  */
2920b66513bSYork Sun #define IFC_GCR_MASK			0x8000F800
2930b66513bSYork Sun /* reset all IFC hardware */
2940b66513bSYork Sun #define IFC_GCR_SOFT_RST_ALL		0x80000000
2950b66513bSYork Sun /* Turnaroud Time of external buffer */
2960b66513bSYork Sun #define IFC_GCR_TBCTL_TRN_TIME		0x0000F800
2970b66513bSYork Sun #define IFC_GCR_TBCTL_TRN_TIME_SHIFT	11
2980b66513bSYork Sun 
2990b66513bSYork Sun /*
3000b66513bSYork Sun  * Common Event and Error Status Register (CM_EVTER_STAT)
3010b66513bSYork Sun  */
3020b66513bSYork Sun /* Chip select error */
3030b66513bSYork Sun #define IFC_CM_EVTER_STAT_CSER		0x80000000
3040b66513bSYork Sun 
3050b66513bSYork Sun /*
3060b66513bSYork Sun  * Common Event and Error Enable Register (CM_EVTER_EN)
3070b66513bSYork Sun  */
3080b66513bSYork Sun /* Chip select error checking enable */
3090b66513bSYork Sun #define IFC_CM_EVTER_EN_CSEREN		0x80000000
3100b66513bSYork Sun 
3110b66513bSYork Sun /*
3120b66513bSYork Sun  * Common Event and Error Interrupt Enable Register (CM_EVTER_INTR_EN)
3130b66513bSYork Sun  */
3140b66513bSYork Sun /* Chip select error interrupt enable */
3150b66513bSYork Sun #define IFC_CM_EVTER_INTR_EN_CSERIREN	0x80000000
3160b66513bSYork Sun 
3170b66513bSYork Sun /*
3180b66513bSYork Sun  * Common Transfer Error Attribute Register-0 (CM_ERATTR0)
3190b66513bSYork Sun  */
3200b66513bSYork Sun /* transaction type of error Read/Write */
3210b66513bSYork Sun #define IFC_CM_ERATTR0_ERTYP_READ	0x80000000
3220b66513bSYork Sun #define IFC_CM_ERATTR0_ERAID		0x0FF00000
3230b66513bSYork Sun #define IFC_CM_ERATTR0_ESRCID		0x0000FF00
3240b66513bSYork Sun 
3250b66513bSYork Sun /*
3260b66513bSYork Sun  * Clock Control Register (CCR)
3270b66513bSYork Sun  */
3280b66513bSYork Sun #define IFC_CCR_MASK			0x0F0F8800
3290b66513bSYork Sun /* Clock division ratio */
3300b66513bSYork Sun #define IFC_CCR_CLK_DIV_MASK		0x0F000000
3310b66513bSYork Sun #define IFC_CCR_CLK_DIV_SHIFT		24
3320b66513bSYork Sun #define IFC_CCR_CLK_DIV(n)		((n-1) << IFC_CCR_CLK_DIV_SHIFT)
3330b66513bSYork Sun /* IFC Clock Delay */
3340b66513bSYork Sun #define IFC_CCR_CLK_DLY_MASK		0x000F0000
3350b66513bSYork Sun #define IFC_CCR_CLK_DLY_SHIFT		16
3360b66513bSYork Sun #define IFC_CCR_CLK_DLY(n)		((n) << IFC_CCR_CLK_DLY_SHIFT)
3370b66513bSYork Sun /* Invert IFC clock before sending out */
3380b66513bSYork Sun #define IFC_CCR_INV_CLK_EN		0x00008000
3390b66513bSYork Sun /* Fedback IFC Clock */
3400b66513bSYork Sun #define IFC_CCR_FB_IFC_CLK_SEL		0x00000800
3410b66513bSYork Sun 
3420b66513bSYork Sun /*
3430b66513bSYork Sun  * Clock Status Register (CSR)
3440b66513bSYork Sun  */
3450b66513bSYork Sun /* Clk is stable */
3460b66513bSYork Sun #define IFC_CSR_CLK_STAT_STABLE		0x80000000
3470b66513bSYork Sun 
3480b66513bSYork Sun /*
3490b66513bSYork Sun  * IFC_NAND Machine Specific Registers
3500b66513bSYork Sun  */
3510b66513bSYork Sun /*
3520b66513bSYork Sun  * NAND Configuration Register (NCFGR)
3530b66513bSYork Sun  */
3540b66513bSYork Sun /* Auto Boot Mode */
3550b66513bSYork Sun #define IFC_NAND_NCFGR_BOOT		0x80000000
3560b66513bSYork Sun /* Addressing Mode-ROW0+n/COL0 */
3570b66513bSYork Sun #define IFC_NAND_NCFGR_ADDR_MODE_RC0	0x00000000
3580b66513bSYork Sun /* Addressing Mode-ROW0+n/COL0+n */
3590b66513bSYork Sun #define IFC_NAND_NCFGR_ADDR_MODE_RC1	0x00400000
3600b66513bSYork Sun /* Number of loop iterations of FIR sequences for multi page operations */
3610b66513bSYork Sun #define IFC_NAND_NCFGR_NUM_LOOP_MASK	0x0000F000
3620b66513bSYork Sun #define IFC_NAND_NCFGR_NUM_LOOP_SHIFT	12
3630b66513bSYork Sun #define IFC_NAND_NCFGR_NUM_LOOP(n)	((n) << IFC_NAND_NCFGR_NUM_LOOP_SHIFT)
3640b66513bSYork Sun /* Number of wait cycles */
3650b66513bSYork Sun #define IFC_NAND_NCFGR_NUM_WAIT_MASK	0x000000FF
3660b66513bSYork Sun #define IFC_NAND_NCFGR_NUM_WAIT_SHIFT	0
3670b66513bSYork Sun 
3680b66513bSYork Sun /*
3690b66513bSYork Sun  * NAND Flash Command Registers (NAND_FCR0/NAND_FCR1)
3700b66513bSYork Sun  */
3710b66513bSYork Sun /* General purpose FCM flash command bytes CMD0-CMD7 */
3720b66513bSYork Sun #define IFC_NAND_FCR0_CMD0		0xFF000000
3730b66513bSYork Sun #define IFC_NAND_FCR0_CMD0_SHIFT	24
3740b66513bSYork Sun #define IFC_NAND_FCR0_CMD1		0x00FF0000
3750b66513bSYork Sun #define IFC_NAND_FCR0_CMD1_SHIFT	16
3760b66513bSYork Sun #define IFC_NAND_FCR0_CMD2		0x0000FF00
3770b66513bSYork Sun #define IFC_NAND_FCR0_CMD2_SHIFT	8
3780b66513bSYork Sun #define IFC_NAND_FCR0_CMD3		0x000000FF
3790b66513bSYork Sun #define IFC_NAND_FCR0_CMD3_SHIFT	0
3800b66513bSYork Sun #define IFC_NAND_FCR1_CMD4		0xFF000000
3810b66513bSYork Sun #define IFC_NAND_FCR1_CMD4_SHIFT	24
3820b66513bSYork Sun #define IFC_NAND_FCR1_CMD5		0x00FF0000
3830b66513bSYork Sun #define IFC_NAND_FCR1_CMD5_SHIFT	16
3840b66513bSYork Sun #define IFC_NAND_FCR1_CMD6		0x0000FF00
3850b66513bSYork Sun #define IFC_NAND_FCR1_CMD6_SHIFT	8
3860b66513bSYork Sun #define IFC_NAND_FCR1_CMD7		0x000000FF
3870b66513bSYork Sun #define IFC_NAND_FCR1_CMD7_SHIFT	0
3880b66513bSYork Sun 
3890b66513bSYork Sun /*
3900b66513bSYork Sun  * Flash ROW and COL Address Register (ROWn, COLn)
3910b66513bSYork Sun  */
3920b66513bSYork Sun /* Main/spare region locator */
3930b66513bSYork Sun #define IFC_NAND_COL_MS			0x80000000
3940b66513bSYork Sun /* Column Address */
3950b66513bSYork Sun #define IFC_NAND_COL_CA_MASK		0x00000FFF
3960b66513bSYork Sun 
3970b66513bSYork Sun /*
3980b66513bSYork Sun  * NAND Flash Byte Count Register (NAND_BC)
3990b66513bSYork Sun  */
4000b66513bSYork Sun /* Byte Count for read/Write */
4010b66513bSYork Sun #define IFC_NAND_BC			0x000001FF
4020b66513bSYork Sun 
4030b66513bSYork Sun /*
4040b66513bSYork Sun  * NAND Flash Instruction Registers (NAND_FIR0/NAND_FIR1/NAND_FIR2)
4050b66513bSYork Sun  */
4060b66513bSYork Sun /* NAND Machine specific opcodes OP0-OP14*/
4070b66513bSYork Sun #define IFC_NAND_FIR0_OP0		0xFC000000
4080b66513bSYork Sun #define IFC_NAND_FIR0_OP0_SHIFT		26
4090b66513bSYork Sun #define IFC_NAND_FIR0_OP1		0x03F00000
4100b66513bSYork Sun #define IFC_NAND_FIR0_OP1_SHIFT		20
4110b66513bSYork Sun #define IFC_NAND_FIR0_OP2		0x000FC000
4120b66513bSYork Sun #define IFC_NAND_FIR0_OP2_SHIFT		14
4130b66513bSYork Sun #define IFC_NAND_FIR0_OP3		0x00003F00
4140b66513bSYork Sun #define IFC_NAND_FIR0_OP3_SHIFT		8
4150b66513bSYork Sun #define IFC_NAND_FIR0_OP4		0x000000FC
4160b66513bSYork Sun #define IFC_NAND_FIR0_OP4_SHIFT		2
4170b66513bSYork Sun #define IFC_NAND_FIR1_OP5		0xFC000000
4180b66513bSYork Sun #define IFC_NAND_FIR1_OP5_SHIFT		26
4190b66513bSYork Sun #define IFC_NAND_FIR1_OP6		0x03F00000
4200b66513bSYork Sun #define IFC_NAND_FIR1_OP6_SHIFT		20
4210b66513bSYork Sun #define IFC_NAND_FIR1_OP7		0x000FC000
4220b66513bSYork Sun #define IFC_NAND_FIR1_OP7_SHIFT		14
4230b66513bSYork Sun #define IFC_NAND_FIR1_OP8		0x00003F00
4240b66513bSYork Sun #define IFC_NAND_FIR1_OP8_SHIFT		8
4250b66513bSYork Sun #define IFC_NAND_FIR1_OP9		0x000000FC
4260b66513bSYork Sun #define IFC_NAND_FIR1_OP9_SHIFT		2
4270b66513bSYork Sun #define IFC_NAND_FIR2_OP10		0xFC000000
4280b66513bSYork Sun #define IFC_NAND_FIR2_OP10_SHIFT	26
4290b66513bSYork Sun #define IFC_NAND_FIR2_OP11		0x03F00000
4300b66513bSYork Sun #define IFC_NAND_FIR2_OP11_SHIFT	20
4310b66513bSYork Sun #define IFC_NAND_FIR2_OP12		0x000FC000
4320b66513bSYork Sun #define IFC_NAND_FIR2_OP12_SHIFT	14
4330b66513bSYork Sun #define IFC_NAND_FIR2_OP13		0x00003F00
4340b66513bSYork Sun #define IFC_NAND_FIR2_OP13_SHIFT	8
4350b66513bSYork Sun #define IFC_NAND_FIR2_OP14		0x000000FC
4360b66513bSYork Sun #define IFC_NAND_FIR2_OP14_SHIFT	2
4370b66513bSYork Sun 
4380b66513bSYork Sun /*
4390b66513bSYork Sun  * Instruction opcodes to be programmed
4400b66513bSYork Sun  * in FIR registers- 6bits
4410b66513bSYork Sun  */
4420b66513bSYork Sun enum ifc_nand_fir_opcodes {
4430b66513bSYork Sun 	IFC_FIR_OP_NOP,
4440b66513bSYork Sun 	IFC_FIR_OP_CA0,
4450b66513bSYork Sun 	IFC_FIR_OP_CA1,
4460b66513bSYork Sun 	IFC_FIR_OP_CA2,
4470b66513bSYork Sun 	IFC_FIR_OP_CA3,
4480b66513bSYork Sun 	IFC_FIR_OP_RA0,
4490b66513bSYork Sun 	IFC_FIR_OP_RA1,
4500b66513bSYork Sun 	IFC_FIR_OP_RA2,
4510b66513bSYork Sun 	IFC_FIR_OP_RA3,
4520b66513bSYork Sun 	IFC_FIR_OP_CMD0,
4530b66513bSYork Sun 	IFC_FIR_OP_CMD1,
4540b66513bSYork Sun 	IFC_FIR_OP_CMD2,
4550b66513bSYork Sun 	IFC_FIR_OP_CMD3,
4560b66513bSYork Sun 	IFC_FIR_OP_CMD4,
4570b66513bSYork Sun 	IFC_FIR_OP_CMD5,
4580b66513bSYork Sun 	IFC_FIR_OP_CMD6,
4590b66513bSYork Sun 	IFC_FIR_OP_CMD7,
4600b66513bSYork Sun 	IFC_FIR_OP_CW0,
4610b66513bSYork Sun 	IFC_FIR_OP_CW1,
4620b66513bSYork Sun 	IFC_FIR_OP_CW2,
4630b66513bSYork Sun 	IFC_FIR_OP_CW3,
4640b66513bSYork Sun 	IFC_FIR_OP_CW4,
4650b66513bSYork Sun 	IFC_FIR_OP_CW5,
4660b66513bSYork Sun 	IFC_FIR_OP_CW6,
4670b66513bSYork Sun 	IFC_FIR_OP_CW7,
4680b66513bSYork Sun 	IFC_FIR_OP_WBCD,
4690b66513bSYork Sun 	IFC_FIR_OP_RBCD,
4700b66513bSYork Sun 	IFC_FIR_OP_BTRD,
4710b66513bSYork Sun 	IFC_FIR_OP_RDSTAT,
4720b66513bSYork Sun 	IFC_FIR_OP_NWAIT,
4730b66513bSYork Sun 	IFC_FIR_OP_WFR,
4740b66513bSYork Sun 	IFC_FIR_OP_SBRD,
4750b66513bSYork Sun 	IFC_FIR_OP_UA,
4760b66513bSYork Sun 	IFC_FIR_OP_RB,
4770b66513bSYork Sun };
4780b66513bSYork Sun 
4790b66513bSYork Sun /*
4800b66513bSYork Sun  * NAND Chip Select Register (NAND_CSEL)
4810b66513bSYork Sun  */
4820b66513bSYork Sun #define IFC_NAND_CSEL			0x0C000000
4830b66513bSYork Sun #define IFC_NAND_CSEL_SHIFT		26
4840b66513bSYork Sun #define IFC_NAND_CSEL_CS0		0x00000000
4850b66513bSYork Sun #define IFC_NAND_CSEL_CS1		0x04000000
4860b66513bSYork Sun #define IFC_NAND_CSEL_CS2		0x08000000
4870b66513bSYork Sun #define IFC_NAND_CSEL_CS3		0x0C000000
4880b66513bSYork Sun 
4890b66513bSYork Sun /*
4900b66513bSYork Sun  * NAND Operation Sequence Start (NANDSEQ_STRT)
4910b66513bSYork Sun  */
4920b66513bSYork Sun /* NAND Flash Operation Start */
4930b66513bSYork Sun #define IFC_NAND_SEQ_STRT_FIR_STRT	0x80000000
4940b66513bSYork Sun /* Automatic Erase */
4950b66513bSYork Sun #define IFC_NAND_SEQ_STRT_AUTO_ERS	0x00800000
4960b66513bSYork Sun /* Automatic Program */
4970b66513bSYork Sun #define IFC_NAND_SEQ_STRT_AUTO_PGM	0x00100000
4980b66513bSYork Sun /* Automatic Copyback */
4990b66513bSYork Sun #define IFC_NAND_SEQ_STRT_AUTO_CPB	0x00020000
5000b66513bSYork Sun /* Automatic Read Operation */
5010b66513bSYork Sun #define IFC_NAND_SEQ_STRT_AUTO_RD	0x00004000
5020b66513bSYork Sun /* Automatic Status Read */
5030b66513bSYork Sun #define IFC_NAND_SEQ_STRT_AUTO_STAT_RD	0x00000800
5040b66513bSYork Sun 
5050b66513bSYork Sun /*
5060b66513bSYork Sun  * NAND Event and Error Status Register (NAND_EVTER_STAT)
5070b66513bSYork Sun  */
5080b66513bSYork Sun /* Operation Complete */
5090b66513bSYork Sun #define IFC_NAND_EVTER_STAT_OPC		0x80000000
5100b66513bSYork Sun /* Flash Timeout Error */
5110b66513bSYork Sun #define IFC_NAND_EVTER_STAT_FTOER	0x08000000
5120b66513bSYork Sun /* Write Protect Error */
5130b66513bSYork Sun #define IFC_NAND_EVTER_STAT_WPER	0x04000000
5140b66513bSYork Sun /* ECC Error */
5150b66513bSYork Sun #define IFC_NAND_EVTER_STAT_ECCER	0x02000000
5160b66513bSYork Sun /* RCW Load Done */
5170b66513bSYork Sun #define IFC_NAND_EVTER_STAT_RCW_DN	0x00008000
5180b66513bSYork Sun /* Boot Loadr Done */
5190b66513bSYork Sun #define IFC_NAND_EVTER_STAT_BOOT_DN	0x00004000
5200b66513bSYork Sun /* Bad Block Indicator search select */
5210b66513bSYork Sun #define IFC_NAND_EVTER_STAT_BBI_SRCH_SE	0x00000800
5220b66513bSYork Sun 
5230b66513bSYork Sun /*
5240b66513bSYork Sun  * NAND Flash Page Read Completion Event Status Register
5250b66513bSYork Sun  * (PGRDCMPL_EVT_STAT)
5260b66513bSYork Sun  */
5270b66513bSYork Sun #define PGRDCMPL_EVT_STAT_MASK		0xFFFF0000
5280b66513bSYork Sun /* Small Page 0-15 Done */
5290b66513bSYork Sun #define PGRDCMPL_EVT_STAT_SECTION_SP(n)	(1 << (31 - (n)))
5300b66513bSYork Sun /* Large Page(2K) 0-3 Done */
5310b66513bSYork Sun #define PGRDCMPL_EVT_STAT_LP_2K(n)	(0xF << (28 - (n)*4))
5320b66513bSYork Sun /* Large Page(4K) 0-1 Done */
5330b66513bSYork Sun #define PGRDCMPL_EVT_STAT_LP_4K(n)	(0xFF << (24 - (n)*8))
5340b66513bSYork Sun 
5350b66513bSYork Sun /*
5360b66513bSYork Sun  * NAND Event and Error Enable Register (NAND_EVTER_EN)
5370b66513bSYork Sun  */
5380b66513bSYork Sun /* Operation complete event enable */
5390b66513bSYork Sun #define IFC_NAND_EVTER_EN_OPC_EN	0x80000000
5400b66513bSYork Sun /* Page read complete event enable */
5410b66513bSYork Sun #define IFC_NAND_EVTER_EN_PGRDCMPL_EN	0x20000000
5420b66513bSYork Sun /* Flash Timeout error enable */
5430b66513bSYork Sun #define IFC_NAND_EVTER_EN_FTOER_EN	0x08000000
5440b66513bSYork Sun /* Write Protect error enable */
5450b66513bSYork Sun #define IFC_NAND_EVTER_EN_WPER_EN	0x04000000
5460b66513bSYork Sun /* ECC error logging enable */
5470b66513bSYork Sun #define IFC_NAND_EVTER_EN_ECCER_EN	0x02000000
5480b66513bSYork Sun 
5490b66513bSYork Sun /*
5500b66513bSYork Sun  * NAND Event and Error Interrupt Enable Register (NAND_EVTER_INTR_EN)
5510b66513bSYork Sun  */
5520b66513bSYork Sun /* Enable interrupt for operation complete */
5530b66513bSYork Sun #define IFC_NAND_EVTER_INTR_OPCIR_EN		0x80000000
5540b66513bSYork Sun /* Enable interrupt for Page read complete */
5550b66513bSYork Sun #define IFC_NAND_EVTER_INTR_PGRDCMPLIR_EN	0x20000000
5560b66513bSYork Sun /* Enable interrupt for Flash timeout error */
5570b66513bSYork Sun #define IFC_NAND_EVTER_INTR_FTOERIR_EN		0x08000000
5580b66513bSYork Sun /* Enable interrupt for Write protect error */
5590b66513bSYork Sun #define IFC_NAND_EVTER_INTR_WPERIR_EN		0x04000000
5600b66513bSYork Sun /* Enable interrupt for ECC error*/
5610b66513bSYork Sun #define IFC_NAND_EVTER_INTR_ECCERIR_EN		0x02000000
5620b66513bSYork Sun 
5630b66513bSYork Sun /*
5640b66513bSYork Sun  * NAND Transfer Error Attribute Register-0 (NAND_ERATTR0)
5650b66513bSYork Sun  */
5660b66513bSYork Sun #define IFC_NAND_ERATTR0_MASK		0x0C080000
5670b66513bSYork Sun /* Error on CS0-3 for NAND */
5680b66513bSYork Sun #define IFC_NAND_ERATTR0_ERCS_CS0	0x00000000
5690b66513bSYork Sun #define IFC_NAND_ERATTR0_ERCS_CS1	0x04000000
5700b66513bSYork Sun #define IFC_NAND_ERATTR0_ERCS_CS2	0x08000000
5710b66513bSYork Sun #define IFC_NAND_ERATTR0_ERCS_CS3	0x0C000000
5720b66513bSYork Sun /* Transaction type of error Read/Write */
5730b66513bSYork Sun #define IFC_NAND_ERATTR0_ERTTYPE_READ	0x00080000
5740b66513bSYork Sun 
5750b66513bSYork Sun /*
5760b66513bSYork Sun  * NAND Flash Status Register (NAND_FSR)
5770b66513bSYork Sun  */
5780b66513bSYork Sun /* First byte of data read from read status op */
5790b66513bSYork Sun #define IFC_NAND_NFSR_RS0		0xFF000000
5800b66513bSYork Sun /* Second byte of data read from read status op */
5810b66513bSYork Sun #define IFC_NAND_NFSR_RS1		0x00FF0000
5820b66513bSYork Sun 
5830b66513bSYork Sun /*
5840b66513bSYork Sun  * ECC Error Status Registers (ECCSTAT0-ECCSTAT3)
5850b66513bSYork Sun  */
5860b66513bSYork Sun /* Number of ECC errors on sector n (n = 0-15) */
5870b66513bSYork Sun #define IFC_NAND_ECCSTAT0_ERRCNT_SECTOR0_MASK	0x0F000000
5880b66513bSYork Sun #define IFC_NAND_ECCSTAT0_ERRCNT_SECTOR0_SHIFT	24
5890b66513bSYork Sun #define IFC_NAND_ECCSTAT0_ERRCNT_SECTOR1_MASK	0x000F0000
5900b66513bSYork Sun #define IFC_NAND_ECCSTAT0_ERRCNT_SECTOR1_SHIFT	16
5910b66513bSYork Sun #define IFC_NAND_ECCSTAT0_ERRCNT_SECTOR2_MASK	0x00000F00
5920b66513bSYork Sun #define IFC_NAND_ECCSTAT0_ERRCNT_SECTOR2_SHIFT	8
5930b66513bSYork Sun #define IFC_NAND_ECCSTAT0_ERRCNT_SECTOR3_MASK	0x0000000F
5940b66513bSYork Sun #define IFC_NAND_ECCSTAT0_ERRCNT_SECTOR3_SHIFT	0
5950b66513bSYork Sun #define IFC_NAND_ECCSTAT1_ERRCNT_SECTOR4_MASK	0x0F000000
5960b66513bSYork Sun #define IFC_NAND_ECCSTAT1_ERRCNT_SECTOR4_SHIFT	24
5970b66513bSYork Sun #define IFC_NAND_ECCSTAT1_ERRCNT_SECTOR5_MASK	0x000F0000
5980b66513bSYork Sun #define IFC_NAND_ECCSTAT1_ERRCNT_SECTOR5_SHIFT	16
5990b66513bSYork Sun #define IFC_NAND_ECCSTAT1_ERRCNT_SECTOR6_MASK	0x00000F00
6000b66513bSYork Sun #define IFC_NAND_ECCSTAT1_ERRCNT_SECTOR6_SHIFT	8
6010b66513bSYork Sun #define IFC_NAND_ECCSTAT1_ERRCNT_SECTOR7_MASK	0x0000000F
6020b66513bSYork Sun #define IFC_NAND_ECCSTAT1_ERRCNT_SECTOR7_SHIFT	0
6030b66513bSYork Sun #define IFC_NAND_ECCSTAT2_ERRCNT_SECTOR8_MASK	0x0F000000
6040b66513bSYork Sun #define IFC_NAND_ECCSTAT2_ERRCNT_SECTOR8_SHIFT	24
6050b66513bSYork Sun #define IFC_NAND_ECCSTAT2_ERRCNT_SECTOR9_MASK	0x000F0000
6060b66513bSYork Sun #define IFC_NAND_ECCSTAT2_ERRCNT_SECTOR9_SHIFT	16
6070b66513bSYork Sun #define IFC_NAND_ECCSTAT2_ERRCNT_SECTOR10_MASK	0x00000F00
6080b66513bSYork Sun #define IFC_NAND_ECCSTAT2_ERRCNT_SECTOR10_SHIFT	8
6090b66513bSYork Sun #define IFC_NAND_ECCSTAT2_ERRCNT_SECTOR11_MASK	0x0000000F
6100b66513bSYork Sun #define IFC_NAND_ECCSTAT2_ERRCNT_SECTOR11_SHIFT	0
6110b66513bSYork Sun #define IFC_NAND_ECCSTAT3_ERRCNT_SECTOR12_MASK	0x0F000000
6120b66513bSYork Sun #define IFC_NAND_ECCSTAT3_ERRCNT_SECTOR12_SHIFT	24
6130b66513bSYork Sun #define IFC_NAND_ECCSTAT3_ERRCNT_SECTOR13_MASK	0x000F0000
6140b66513bSYork Sun #define IFC_NAND_ECCSTAT3_ERRCNT_SECTOR13_SHIFT	16
6150b66513bSYork Sun #define IFC_NAND_ECCSTAT3_ERRCNT_SECTOR14_MASK	0x00000F00
6160b66513bSYork Sun #define IFC_NAND_ECCSTAT3_ERRCNT_SECTOR14_SHIFT	8
6170b66513bSYork Sun #define IFC_NAND_ECCSTAT3_ERRCNT_SECTOR15_MASK	0x0000000F
6180b66513bSYork Sun #define IFC_NAND_ECCSTAT3_ERRCNT_SECTOR15_SHIFT	0
6190b66513bSYork Sun 
6200b66513bSYork Sun /*
6210b66513bSYork Sun  * NAND Control Register (NANDCR)
6220b66513bSYork Sun  */
6230b66513bSYork Sun #define IFC_NAND_NCR_FTOCNT_MASK	0x1E000000
6240b66513bSYork Sun #define IFC_NAND_NCR_FTOCNT_SHIFT	25
6250b66513bSYork Sun #define IFC_NAND_NCR_FTOCNT(n)	((_ilog2(n) - 8)  << IFC_NAND_NCR_FTOCNT_SHIFT)
6260b66513bSYork Sun 
6270b66513bSYork Sun /*
6280b66513bSYork Sun  * NAND_AUTOBOOT_TRGR
6290b66513bSYork Sun  */
6300b66513bSYork Sun /* Trigger RCW load */
6310b66513bSYork Sun #define IFC_NAND_AUTOBOOT_TRGR_RCW_LD	0x80000000
6320b66513bSYork Sun /* Trigget Auto Boot */
6330b66513bSYork Sun #define IFC_NAND_AUTOBOOT_TRGR_BOOT_LD	0x20000000
6340b66513bSYork Sun 
6350b66513bSYork Sun /*
6360b66513bSYork Sun  * NAND_MDR
6370b66513bSYork Sun  */
6380b66513bSYork Sun /* 1st read data byte when opcode SBRD */
6390b66513bSYork Sun #define IFC_NAND_MDR_RDATA0		0xFF000000
6400b66513bSYork Sun /* 2nd read data byte when opcode SBRD */
6410b66513bSYork Sun #define IFC_NAND_MDR_RDATA1		0x00FF0000
6420b66513bSYork Sun 
6430b66513bSYork Sun /*
6440b66513bSYork Sun  * NOR Machine Specific Registers
6450b66513bSYork Sun  */
6460b66513bSYork Sun /*
6470b66513bSYork Sun  * NOR Event and Error Status Register (NOR_EVTER_STAT)
6480b66513bSYork Sun  */
6490b66513bSYork Sun /* NOR Command Sequence Operation Complete */
6500b66513bSYork Sun #define IFC_NOR_EVTER_STAT_OPC_NOR	0x80000000
6510b66513bSYork Sun /* Write Protect Error */
6520b66513bSYork Sun #define IFC_NOR_EVTER_STAT_WPER		0x04000000
6530b66513bSYork Sun /* Command Sequence Timeout Error */
6540b66513bSYork Sun #define IFC_NOR_EVTER_STAT_STOER	0x01000000
6550b66513bSYork Sun 
6560b66513bSYork Sun /*
6570b66513bSYork Sun  * NOR Event and Error Enable Register (NOR_EVTER_EN)
6580b66513bSYork Sun  */
6590b66513bSYork Sun /* NOR Command Seq complete event enable */
6600b66513bSYork Sun #define IFC_NOR_EVTER_EN_OPCEN_NOR	0x80000000
6610b66513bSYork Sun /* Write Protect Error Checking Enable */
6620b66513bSYork Sun #define IFC_NOR_EVTER_EN_WPEREN		0x04000000
6630b66513bSYork Sun /* Timeout Error Enable */
6640b66513bSYork Sun #define IFC_NOR_EVTER_EN_STOEREN	0x01000000
6650b66513bSYork Sun 
6660b66513bSYork Sun /*
6670b66513bSYork Sun  * NOR Event and Error Interrupt Enable Register (NOR_EVTER_INTR_EN)
6680b66513bSYork Sun  */
6690b66513bSYork Sun /* Enable interrupt for OPC complete */
6700b66513bSYork Sun #define IFC_NOR_EVTER_INTR_OPCEN_NOR	0x80000000
6710b66513bSYork Sun /* Enable interrupt for write protect error */
6720b66513bSYork Sun #define IFC_NOR_EVTER_INTR_WPEREN	0x04000000
6730b66513bSYork Sun /* Enable interrupt for timeout error */
6740b66513bSYork Sun #define IFC_NOR_EVTER_INTR_STOEREN	0x01000000
6750b66513bSYork Sun 
6760b66513bSYork Sun /*
6770b66513bSYork Sun  * NOR Transfer Error Attribute Register-0 (NOR_ERATTR0)
6780b66513bSYork Sun  */
6790b66513bSYork Sun /* Source ID for error transaction */
6800b66513bSYork Sun #define IFC_NOR_ERATTR0_ERSRCID		0xFF000000
6810b66513bSYork Sun /* AXI ID for error transation */
6820b66513bSYork Sun #define IFC_NOR_ERATTR0_ERAID		0x000FF000
6830b66513bSYork Sun /* Chip select corresponds to NOR error */
6840b66513bSYork Sun #define IFC_NOR_ERATTR0_ERCS_CS0	0x00000000
6850b66513bSYork Sun #define IFC_NOR_ERATTR0_ERCS_CS1	0x00000010
6860b66513bSYork Sun #define IFC_NOR_ERATTR0_ERCS_CS2	0x00000020
6870b66513bSYork Sun #define IFC_NOR_ERATTR0_ERCS_CS3	0x00000030
6880b66513bSYork Sun /* Type of transaction read/write */
6890b66513bSYork Sun #define IFC_NOR_ERATTR0_ERTYPE_READ	0x00000001
6900b66513bSYork Sun 
6910b66513bSYork Sun /*
6920b66513bSYork Sun  * NOR Transfer Error Attribute Register-2 (NOR_ERATTR2)
6930b66513bSYork Sun  */
6940b66513bSYork Sun #define IFC_NOR_ERATTR2_ER_NUM_PHASE_EXP	0x000F0000
6950b66513bSYork Sun #define IFC_NOR_ERATTR2_ER_NUM_PHASE_PER	0x00000F00
6960b66513bSYork Sun 
6970b66513bSYork Sun /*
6980b66513bSYork Sun  * NOR Control Register (NORCR)
6990b66513bSYork Sun  */
7000b66513bSYork Sun #define IFC_NORCR_MASK			0x0F0F0000
7010b66513bSYork Sun /* No. of Address/Data Phase */
7020b66513bSYork Sun #define IFC_NORCR_NUM_PHASE_MASK	0x0F000000
7030b66513bSYork Sun #define IFC_NORCR_NUM_PHASE_SHIFT	24
7040b66513bSYork Sun #define IFC_NORCR_NUM_PHASE(n)	((n-1) << IFC_NORCR_NUM_PHASE_SHIFT)
7050b66513bSYork Sun /* Sequence Timeout Count */
7060b66513bSYork Sun #define IFC_NORCR_STOCNT_MASK		0x000F0000
7070b66513bSYork Sun #define IFC_NORCR_STOCNT_SHIFT		16
7080b66513bSYork Sun #define IFC_NORCR_STOCNT(n)	((__ilog2(n) - 8) << IFC_NORCR_STOCNT_SHIFT)
7090b66513bSYork Sun 
7100b66513bSYork Sun /*
7110b66513bSYork Sun  * GPCM Machine specific registers
7120b66513bSYork Sun  */
7130b66513bSYork Sun /*
7140b66513bSYork Sun  * GPCM Event and Error Status Register (GPCM_EVTER_STAT)
7150b66513bSYork Sun  */
7160b66513bSYork Sun /* Timeout error */
7170b66513bSYork Sun #define IFC_GPCM_EVTER_STAT_TOER	0x04000000
7180b66513bSYork Sun /* Parity error */
7190b66513bSYork Sun #define IFC_GPCM_EVTER_STAT_PER		0x01000000
7200b66513bSYork Sun 
7210b66513bSYork Sun /*
7220b66513bSYork Sun  * GPCM Event and Error Enable Register (GPCM_EVTER_EN)
7230b66513bSYork Sun  */
7240b66513bSYork Sun /* Timeout error enable */
7250b66513bSYork Sun #define IFC_GPCM_EVTER_EN_TOER_EN	0x04000000
7260b66513bSYork Sun /* Parity error enable */
7270b66513bSYork Sun #define IFC_GPCM_EVTER_EN_PER_EN	0x01000000
7280b66513bSYork Sun 
7290b66513bSYork Sun /*
7300b66513bSYork Sun  * GPCM Event and Error Interrupt Enable Register (GPCM_EVTER_INTR_EN)
7310b66513bSYork Sun  */
7320b66513bSYork Sun /* Enable Interrupt for timeout error */
7330b66513bSYork Sun #define IFC_GPCM_EEIER_TOERIR_EN	0x04000000
7340b66513bSYork Sun /* Enable Interrupt for Parity error */
7350b66513bSYork Sun #define IFC_GPCM_EEIER_PERIR_EN		0x01000000
7360b66513bSYork Sun 
7370b66513bSYork Sun /*
7380b66513bSYork Sun  * GPCM Transfer Error Attribute Register-0 (GPCM_ERATTR0)
7390b66513bSYork Sun  */
7400b66513bSYork Sun /* Source ID for error transaction */
7410b66513bSYork Sun #define IFC_GPCM_ERATTR0_ERSRCID	0xFF000000
7420b66513bSYork Sun /* AXI ID for error transaction */
7430b66513bSYork Sun #define IFC_GPCM_ERATTR0_ERAID		0x000FF000
7440b66513bSYork Sun /* Chip select corresponds to GPCM error */
7450b66513bSYork Sun #define IFC_GPCM_ERATTR0_ERCS_CS0	0x00000000
7460b66513bSYork Sun #define IFC_GPCM_ERATTR0_ERCS_CS1	0x00000040
7470b66513bSYork Sun #define IFC_GPCM_ERATTR0_ERCS_CS2	0x00000080
7480b66513bSYork Sun #define IFC_GPCM_ERATTR0_ERCS_CS3	0x000000C0
7490b66513bSYork Sun /* Type of transaction read/Write */
7500b66513bSYork Sun #define IFC_GPCM_ERATTR0_ERTYPE_READ	0x00000001
7510b66513bSYork Sun 
7520b66513bSYork Sun /*
7530b66513bSYork Sun  * GPCM Transfer Error Attribute Register-2 (GPCM_ERATTR2)
7540b66513bSYork Sun  */
7550b66513bSYork Sun /* On which beat of address/data parity error is observed */
7560b66513bSYork Sun #define IFC_GPCM_ERATTR2_PERR_BEAT		0x00000C00
7570b66513bSYork Sun /* Parity Error on byte */
7580b66513bSYork Sun #define IFC_GPCM_ERATTR2_PERR_BYTE		0x000000F0
7590b66513bSYork Sun /* Parity Error reported in addr or data phase */
7600b66513bSYork Sun #define IFC_GPCM_ERATTR2_PERR_DATA_PHASE	0x00000001
7610b66513bSYork Sun 
7620b66513bSYork Sun /*
7630b66513bSYork Sun  * GPCM Status Register (GPCM_STAT)
7640b66513bSYork Sun  */
7650b66513bSYork Sun #define IFC_GPCM_STAT_BSY		0x80000000  /* GPCM is busy */
7660b66513bSYork Sun 
7670b66513bSYork Sun 
7680b66513bSYork Sun #ifndef __ASSEMBLY__
7690b66513bSYork Sun #include <asm/io.h>
7700b66513bSYork Sun 
7710b66513bSYork Sun extern void print_ifc_regs(void);
7720b66513bSYork Sun extern void init_early_memctl_regs(void);
7730b66513bSYork Sun 
7740b66513bSYork Sun #define IFC_BASE_ADDR ((struct fsl_ifc *)CONFIG_SYS_IFC_ADDR)
7750b66513bSYork Sun 
7760b66513bSYork Sun #define get_ifc_cspr_ext(i) (in_be32(&(IFC_BASE_ADDR)->cspr_cs[i].cspr_ext))
7770b66513bSYork Sun #define get_ifc_cspr(i) (in_be32(&(IFC_BASE_ADDR)->cspr_cs[i].cspr))
7780b66513bSYork Sun #define get_ifc_csor_ext(i) (in_be32(&(IFC_BASE_ADDR)->csor_cs[i].csor_ext))
7790b66513bSYork Sun #define get_ifc_csor(i) (in_be32(&(IFC_BASE_ADDR)->csor_cs[i].csor))
7800b66513bSYork Sun #define get_ifc_amask(i) (in_be32(&(IFC_BASE_ADDR)->amask_cs[i].amask))
7810b66513bSYork Sun #define get_ifc_ftim(i, j) (in_be32(&(IFC_BASE_ADDR)->ftim_cs[i].ftim[j]))
7820b66513bSYork Sun 
7830b66513bSYork Sun #define set_ifc_cspr_ext(i, v) (out_be32(&(IFC_BASE_ADDR)->cspr_cs[i].cspr_ext, v))
7840b66513bSYork Sun #define set_ifc_cspr(i, v) (out_be32(&(IFC_BASE_ADDR)->cspr_cs[i].cspr, v))
7850b66513bSYork Sun #define set_ifc_csor_ext(i, v) (out_be32(&(IFC_BASE_ADDR)->csor_cs[i].csor_ext, v))
7860b66513bSYork Sun #define set_ifc_csor(i, v) (out_be32(&(IFC_BASE_ADDR)->csor_cs[i].csor, v))
7870b66513bSYork Sun #define set_ifc_amask(i, v) (out_be32(&(IFC_BASE_ADDR)->amask_cs[i].amask, v))
7880b66513bSYork Sun #define set_ifc_ftim(i, j, v) \
7890b66513bSYork Sun 			(out_be32(&(IFC_BASE_ADDR)->ftim_cs[i].ftim[j], v))
7900b66513bSYork Sun 
7910b66513bSYork Sun enum ifc_chip_sel {
7920b66513bSYork Sun 	IFC_CS0,
7930b66513bSYork Sun 	IFC_CS1,
7940b66513bSYork Sun 	IFC_CS2,
7950b66513bSYork Sun 	IFC_CS3,
7960b66513bSYork Sun 	IFC_CS4,
7970b66513bSYork Sun 	IFC_CS5,
7980b66513bSYork Sun 	IFC_CS6,
7990b66513bSYork Sun 	IFC_CS7,
8000b66513bSYork Sun };
8010b66513bSYork Sun 
8020b66513bSYork Sun enum ifc_ftims {
8030b66513bSYork Sun 	IFC_FTIM0,
8040b66513bSYork Sun 	IFC_FTIM1,
8050b66513bSYork Sun 	IFC_FTIM2,
8060b66513bSYork Sun 	IFC_FTIM3,
8070b66513bSYork Sun };
8080b66513bSYork Sun 
8090b66513bSYork Sun /*
8100b66513bSYork Sun  * IFC Controller NAND Machine registers
8110b66513bSYork Sun  */
8120b66513bSYork Sun struct fsl_ifc_nand {
8130b66513bSYork Sun 	u32 ncfgr;
8140b66513bSYork Sun 	u32 res1[0x4];
8150b66513bSYork Sun 	u32 nand_fcr0;
8160b66513bSYork Sun 	u32 nand_fcr1;
8170b66513bSYork Sun 	u32 res2[0x8];
8180b66513bSYork Sun 	u32 row0;
8190b66513bSYork Sun 	u32 res3;
8200b66513bSYork Sun 	u32 col0;
8210b66513bSYork Sun 	u32 res4;
8220b66513bSYork Sun 	u32 row1;
8230b66513bSYork Sun 	u32 res5;
8240b66513bSYork Sun 	u32 col1;
8250b66513bSYork Sun 	u32 res6;
8260b66513bSYork Sun 	u32 row2;
8270b66513bSYork Sun 	u32 res7;
8280b66513bSYork Sun 	u32 col2;
8290b66513bSYork Sun 	u32 res8;
8300b66513bSYork Sun 	u32 row3;
8310b66513bSYork Sun 	u32 res9;
8320b66513bSYork Sun 	u32 col3;
8330b66513bSYork Sun 	u32 res10[0x24];
8340b66513bSYork Sun 	u32 nand_fbcr;
8350b66513bSYork Sun 	u32 res11;
8360b66513bSYork Sun 	u32 nand_fir0;
8370b66513bSYork Sun 	u32 nand_fir1;
8380b66513bSYork Sun 	u32 nand_fir2;
8390b66513bSYork Sun 	u32 res12[0x10];
8400b66513bSYork Sun 	u32 nand_csel;
8410b66513bSYork Sun 	u32 res13;
8420b66513bSYork Sun 	u32 nandseq_strt;
8430b66513bSYork Sun 	u32 res14;
8440b66513bSYork Sun 	u32 nand_evter_stat;
8450b66513bSYork Sun 	u32 res15;
8460b66513bSYork Sun 	u32 pgrdcmpl_evt_stat;
8470b66513bSYork Sun 	u32 res16[0x2];
8480b66513bSYork Sun 	u32 nand_evter_en;
8490b66513bSYork Sun 	u32 res17[0x2];
8500b66513bSYork Sun 	u32 nand_evter_intr_en;
8510b66513bSYork Sun 	u32 res18[0x2];
8520b66513bSYork Sun 	u32 nand_erattr0;
8530b66513bSYork Sun 	u32 nand_erattr1;
8540b66513bSYork Sun 	u32 res19[0x10];
8550b66513bSYork Sun 	u32 nand_fsr;
8560b66513bSYork Sun 	u32 res20;
8570b66513bSYork Sun 	u32 nand_eccstat[4];
8580b66513bSYork Sun 	u32 res21[0x20];
8590b66513bSYork Sun 	u32 nanndcr;
8600b66513bSYork Sun 	u32 res22[0x2];
8610b66513bSYork Sun 	u32 nand_autoboot_trgr;
8620b66513bSYork Sun 	u32 res23;
8630b66513bSYork Sun 	u32 nand_mdr;
8640b66513bSYork Sun 	u32 res24[0x5C];
8650b66513bSYork Sun };
8660b66513bSYork Sun 
8670b66513bSYork Sun /*
8680b66513bSYork Sun  * IFC controller NOR Machine registers
8690b66513bSYork Sun  */
8700b66513bSYork Sun struct fsl_ifc_nor {
8710b66513bSYork Sun 	u32 nor_evter_stat;
8720b66513bSYork Sun 	u32 res1[0x2];
8730b66513bSYork Sun 	u32 nor_evter_en;
8740b66513bSYork Sun 	u32 res2[0x2];
8750b66513bSYork Sun 	u32 nor_evter_intr_en;
8760b66513bSYork Sun 	u32 res3[0x2];
8770b66513bSYork Sun 	u32 nor_erattr0;
8780b66513bSYork Sun 	u32 nor_erattr1;
8790b66513bSYork Sun 	u32 nor_erattr2;
8800b66513bSYork Sun 	u32 res4[0x4];
8810b66513bSYork Sun 	u32 norcr;
8820b66513bSYork Sun 	u32 res5[0xEF];
8830b66513bSYork Sun };
8840b66513bSYork Sun 
8850b66513bSYork Sun /*
8860b66513bSYork Sun  * IFC controller GPCM Machine registers
8870b66513bSYork Sun  */
8880b66513bSYork Sun struct fsl_ifc_gpcm {
8890b66513bSYork Sun 	u32 gpcm_evter_stat;
8900b66513bSYork Sun 	u32 res1[0x2];
8910b66513bSYork Sun 	u32 gpcm_evter_en;
8920b66513bSYork Sun 	u32 res2[0x2];
8930b66513bSYork Sun 	u32 gpcm_evter_intr_en;
8940b66513bSYork Sun 	u32 res3[0x2];
8950b66513bSYork Sun 	u32 gpcm_erattr0;
8960b66513bSYork Sun 	u32 gpcm_erattr1;
8970b66513bSYork Sun 	u32 gpcm_erattr2;
8980b66513bSYork Sun 	u32 gpcm_stat;
8990b66513bSYork Sun 	u32 res4[0x1F3];
9000b66513bSYork Sun };
9010b66513bSYork Sun 
9020b66513bSYork Sun #ifdef CONFIG_SYS_FSL_IFC_BANK_COUNT
9030b66513bSYork Sun #if (CONFIG_SYS_FSL_IFC_BANK_COUNT <= 8)
9040b66513bSYork Sun #define IFC_CSPR_REG_LEN	148
9050b66513bSYork Sun #define IFC_AMASK_REG_LEN	144
9060b66513bSYork Sun #define IFC_CSOR_REG_LEN	144
9070b66513bSYork Sun #define IFC_FTIM_REG_LEN	576
9080b66513bSYork Sun 
9090b66513bSYork Sun #define IFC_CSPR_USED_LEN	sizeof(struct fsl_ifc_cspr) * \
9100b66513bSYork Sun 					CONFIG_SYS_FSL_IFC_BANK_COUNT
9110b66513bSYork Sun #define IFC_AMASK_USED_LEN	sizeof(struct fsl_ifc_amask) * \
9120b66513bSYork Sun 					CONFIG_SYS_FSL_IFC_BANK_COUNT
9130b66513bSYork Sun #define IFC_CSOR_USED_LEN	sizeof(struct fsl_ifc_csor) * \
9140b66513bSYork Sun 					CONFIG_SYS_FSL_IFC_BANK_COUNT
9150b66513bSYork Sun #define IFC_FTIM_USED_LEN	sizeof(struct fsl_ifc_ftim) * \
9160b66513bSYork Sun 					CONFIG_SYS_FSL_IFC_BANK_COUNT
9170b66513bSYork Sun #else
9180b66513bSYork Sun #error IFC BANK count not vaild
9190b66513bSYork Sun #endif
9200b66513bSYork Sun #else
9210b66513bSYork Sun #error IFC BANK count not defined
9220b66513bSYork Sun #endif
9230b66513bSYork Sun 
9240b66513bSYork Sun struct fsl_ifc_cspr {
9250b66513bSYork Sun 	u32 cspr_ext;
9260b66513bSYork Sun 	u32 cspr;
9270b66513bSYork Sun 	u32 res;
9280b66513bSYork Sun };
9290b66513bSYork Sun 
9300b66513bSYork Sun struct fsl_ifc_amask {
9310b66513bSYork Sun 	u32 amask;
9320b66513bSYork Sun 	u32 res[0x2];
9330b66513bSYork Sun };
9340b66513bSYork Sun 
9350b66513bSYork Sun struct fsl_ifc_csor {
9360b66513bSYork Sun 	u32 csor;
9370b66513bSYork Sun 	u32 csor_ext;
9380b66513bSYork Sun 	u32 res;
9390b66513bSYork Sun };
9400b66513bSYork Sun 
9410b66513bSYork Sun struct fsl_ifc_ftim {
9420b66513bSYork Sun 	u32 ftim[4];
9430b66513bSYork Sun 	u32 res[0x8];
9440b66513bSYork Sun };
9450b66513bSYork Sun 
9460b66513bSYork Sun /*
9470b66513bSYork Sun  * IFC Controller Registers
9480b66513bSYork Sun  */
9490b66513bSYork Sun struct fsl_ifc {
9500b66513bSYork Sun 	u32 ifc_rev;
9510b66513bSYork Sun 	u32 res1[0x2];
9520b66513bSYork Sun 	struct fsl_ifc_cspr cspr_cs[CONFIG_SYS_FSL_IFC_BANK_COUNT];
9530b66513bSYork Sun 	u8 res2[IFC_CSPR_REG_LEN - IFC_CSPR_USED_LEN];
9540b66513bSYork Sun 	struct fsl_ifc_amask amask_cs[CONFIG_SYS_FSL_IFC_BANK_COUNT];
9550b66513bSYork Sun 	u8 res3[IFC_AMASK_REG_LEN - IFC_AMASK_USED_LEN];
9560b66513bSYork Sun 	struct fsl_ifc_csor csor_cs[CONFIG_SYS_FSL_IFC_BANK_COUNT];
9570b66513bSYork Sun 	u8 res4[IFC_CSOR_REG_LEN - IFC_CSOR_USED_LEN];
9580b66513bSYork Sun 	struct fsl_ifc_ftim ftim_cs[CONFIG_SYS_FSL_IFC_BANK_COUNT];
9590b66513bSYork Sun 	u8 res5[IFC_FTIM_REG_LEN - IFC_FTIM_USED_LEN];
9600b66513bSYork Sun 	u32 rb_stat;
9610b66513bSYork Sun 	u32 res6[0x2];
9620b66513bSYork Sun 	u32 ifc_gcr;
9630b66513bSYork Sun 	u32 res7[0x2];
9640b66513bSYork Sun 	u32 cm_evter_stat;
9650b66513bSYork Sun 	u32 res8[0x2];
9660b66513bSYork Sun 	u32 cm_evter_en;
9670b66513bSYork Sun 	u32 res9[0x2];
9680b66513bSYork Sun 	u32 cm_evter_intr_en;
9690b66513bSYork Sun 	u32 res10[0x2];
9700b66513bSYork Sun 	u32 cm_erattr0;
9710b66513bSYork Sun 	u32 cm_erattr1;
9720b66513bSYork Sun 	u32 res11[0x2];
9730b66513bSYork Sun 	u32 ifc_ccr;
9740b66513bSYork Sun 	u32 ifc_csr;
9750b66513bSYork Sun 	u32 res12[0x2EB];
9760b66513bSYork Sun 	struct fsl_ifc_nand ifc_nand;
9770b66513bSYork Sun 	struct fsl_ifc_nor ifc_nor;
9780b66513bSYork Sun 	struct fsl_ifc_gpcm ifc_gpcm;
9790b66513bSYork Sun };
9800b66513bSYork Sun 
9810b66513bSYork Sun #ifdef CONFIG_SYS_FSL_ERRATUM_IFC_A002769
9820b66513bSYork Sun #undef CSPR_MSEL_NOR
9830b66513bSYork Sun #define CSPR_MSEL_NOR	CSPR_MSEL_GPCM
9840b66513bSYork Sun #endif
9850b66513bSYork Sun #endif /* CONFIG_FSL_IFC */
9860b66513bSYork Sun 
9870b66513bSYork Sun #endif /* __ASSEMBLY__ */
9880b66513bSYork Sun #endif /* __FSL_IFC_H */
989