150586ef2SAndy Fleming /* 250586ef2SAndy Fleming * FSL SD/MMC Defines 350586ef2SAndy Fleming *------------------------------------------------------------------- 450586ef2SAndy Fleming * 532c8cfb2SPriyanka Jain * Copyright 2007-2008,2010-2011 Freescale Semiconductor, Inc 650586ef2SAndy Fleming * 71a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 850586ef2SAndy Fleming */ 950586ef2SAndy Fleming 1050586ef2SAndy Fleming #ifndef __FSL_ESDHC_H__ 1150586ef2SAndy Fleming #define __FSL_ESDHC_H__ 1250586ef2SAndy Fleming 13b33433a6SAnton Vorontsov #include <asm/errno.h> 14c67bee14SStefano Babic #include <asm/byteorder.h> 15b33433a6SAnton Vorontsov 1693bfd616SPantelis Antoniou /* needed for the mmc_cfg definition */ 1793bfd616SPantelis Antoniou #include <mmc.h> 1893bfd616SPantelis Antoniou 1950586ef2SAndy Fleming /* FSL eSDHC-specific constants */ 2050586ef2SAndy Fleming #define SYSCTL 0x0002e02c 2150586ef2SAndy Fleming #define SYSCTL_INITA 0x08000000 2250586ef2SAndy Fleming #define SYSCTL_TIMEOUT_MASK 0x000f0000 231118cdbfSLi Yang #define SYSCTL_CLOCK_MASK 0x0000fff0 24c67bee14SStefano Babic #define SYSCTL_CKEN 0x00000008 2550586ef2SAndy Fleming #define SYSCTL_PEREN 0x00000004 2650586ef2SAndy Fleming #define SYSCTL_HCKEN 0x00000002 2750586ef2SAndy Fleming #define SYSCTL_IPGEN 0x00000001 2848bb3bb5SJerry Huang #define SYSCTL_RSTA 0x01000000 297a5b8029SDirk Behme #define SYSCTL_RSTC 0x02000000 307a5b8029SDirk Behme #define SYSCTL_RSTD 0x04000000 3150586ef2SAndy Fleming 3250586ef2SAndy Fleming #define IRQSTAT 0x0002e030 3350586ef2SAndy Fleming #define IRQSTAT_DMAE (0x10000000) 3450586ef2SAndy Fleming #define IRQSTAT_AC12E (0x01000000) 3550586ef2SAndy Fleming #define IRQSTAT_DEBE (0x00400000) 3650586ef2SAndy Fleming #define IRQSTAT_DCE (0x00200000) 3750586ef2SAndy Fleming #define IRQSTAT_DTOE (0x00100000) 3850586ef2SAndy Fleming #define IRQSTAT_CIE (0x00080000) 3950586ef2SAndy Fleming #define IRQSTAT_CEBE (0x00040000) 4050586ef2SAndy Fleming #define IRQSTAT_CCE (0x00020000) 4150586ef2SAndy Fleming #define IRQSTAT_CTOE (0x00010000) 4250586ef2SAndy Fleming #define IRQSTAT_CINT (0x00000100) 4350586ef2SAndy Fleming #define IRQSTAT_CRM (0x00000080) 4450586ef2SAndy Fleming #define IRQSTAT_CINS (0x00000040) 4550586ef2SAndy Fleming #define IRQSTAT_BRR (0x00000020) 4650586ef2SAndy Fleming #define IRQSTAT_BWR (0x00000010) 4750586ef2SAndy Fleming #define IRQSTAT_DINT (0x00000008) 4850586ef2SAndy Fleming #define IRQSTAT_BGE (0x00000004) 4950586ef2SAndy Fleming #define IRQSTAT_TC (0x00000002) 5050586ef2SAndy Fleming #define IRQSTAT_CC (0x00000001) 5150586ef2SAndy Fleming 5250586ef2SAndy Fleming #define CMD_ERR (IRQSTAT_CIE | IRQSTAT_CEBE | IRQSTAT_CCE) 539b74dc56SAndrew Gabbasov #define DATA_ERR (IRQSTAT_DEBE | IRQSTAT_DCE | IRQSTAT_DTOE | \ 549b74dc56SAndrew Gabbasov IRQSTAT_DMAE) 559b74dc56SAndrew Gabbasov #define DATA_COMPLETE (IRQSTAT_TC | IRQSTAT_DINT) 5650586ef2SAndy Fleming 5750586ef2SAndy Fleming #define IRQSTATEN 0x0002e034 5850586ef2SAndy Fleming #define IRQSTATEN_DMAE (0x10000000) 5950586ef2SAndy Fleming #define IRQSTATEN_AC12E (0x01000000) 6050586ef2SAndy Fleming #define IRQSTATEN_DEBE (0x00400000) 6150586ef2SAndy Fleming #define IRQSTATEN_DCE (0x00200000) 6250586ef2SAndy Fleming #define IRQSTATEN_DTOE (0x00100000) 6350586ef2SAndy Fleming #define IRQSTATEN_CIE (0x00080000) 6450586ef2SAndy Fleming #define IRQSTATEN_CEBE (0x00040000) 6550586ef2SAndy Fleming #define IRQSTATEN_CCE (0x00020000) 6650586ef2SAndy Fleming #define IRQSTATEN_CTOE (0x00010000) 6750586ef2SAndy Fleming #define IRQSTATEN_CINT (0x00000100) 6850586ef2SAndy Fleming #define IRQSTATEN_CRM (0x00000080) 6950586ef2SAndy Fleming #define IRQSTATEN_CINS (0x00000040) 7050586ef2SAndy Fleming #define IRQSTATEN_BRR (0x00000020) 7150586ef2SAndy Fleming #define IRQSTATEN_BWR (0x00000010) 7250586ef2SAndy Fleming #define IRQSTATEN_DINT (0x00000008) 7350586ef2SAndy Fleming #define IRQSTATEN_BGE (0x00000004) 7450586ef2SAndy Fleming #define IRQSTATEN_TC (0x00000002) 7550586ef2SAndy Fleming #define IRQSTATEN_CC (0x00000001) 7650586ef2SAndy Fleming 7750586ef2SAndy Fleming #define PRSSTAT 0x0002e024 787a5b8029SDirk Behme #define PRSSTAT_DAT0 (0x01000000) 7950586ef2SAndy Fleming #define PRSSTAT_CLSL (0x00800000) 8050586ef2SAndy Fleming #define PRSSTAT_WPSPL (0x00080000) 8150586ef2SAndy Fleming #define PRSSTAT_CDPL (0x00040000) 8250586ef2SAndy Fleming #define PRSSTAT_CINS (0x00010000) 8350586ef2SAndy Fleming #define PRSSTAT_BREN (0x00000800) 8477c1458dSDipen Dudhat #define PRSSTAT_BWEN (0x00000400) 8550586ef2SAndy Fleming #define PRSSTAT_DLA (0x00000004) 8650586ef2SAndy Fleming #define PRSSTAT_CICHB (0x00000002) 8750586ef2SAndy Fleming #define PRSSTAT_CIDHB (0x00000001) 8850586ef2SAndy Fleming 8950586ef2SAndy Fleming #define PROCTL 0x0002e028 9050586ef2SAndy Fleming #define PROCTL_INIT 0x00000020 9150586ef2SAndy Fleming #define PROCTL_DTW_4 0x00000002 9250586ef2SAndy Fleming #define PROCTL_DTW_8 0x00000004 9350586ef2SAndy Fleming 9450586ef2SAndy Fleming #define CMDARG 0x0002e008 9550586ef2SAndy Fleming 9650586ef2SAndy Fleming #define XFERTYP 0x0002e00c 9750586ef2SAndy Fleming #define XFERTYP_CMD(x) ((x & 0x3f) << 24) 9850586ef2SAndy Fleming #define XFERTYP_CMDTYP_NORMAL 0x0 9950586ef2SAndy Fleming #define XFERTYP_CMDTYP_SUSPEND 0x00400000 10050586ef2SAndy Fleming #define XFERTYP_CMDTYP_RESUME 0x00800000 10150586ef2SAndy Fleming #define XFERTYP_CMDTYP_ABORT 0x00c00000 10250586ef2SAndy Fleming #define XFERTYP_DPSEL 0x00200000 10350586ef2SAndy Fleming #define XFERTYP_CICEN 0x00100000 10450586ef2SAndy Fleming #define XFERTYP_CCCEN 0x00080000 10550586ef2SAndy Fleming #define XFERTYP_RSPTYP_NONE 0 10650586ef2SAndy Fleming #define XFERTYP_RSPTYP_136 0x00010000 10750586ef2SAndy Fleming #define XFERTYP_RSPTYP_48 0x00020000 10850586ef2SAndy Fleming #define XFERTYP_RSPTYP_48_BUSY 0x00030000 10950586ef2SAndy Fleming #define XFERTYP_MSBSEL 0x00000020 11050586ef2SAndy Fleming #define XFERTYP_DTDSEL 0x00000010 11150586ef2SAndy Fleming #define XFERTYP_AC12EN 0x00000004 11250586ef2SAndy Fleming #define XFERTYP_BCEN 0x00000002 11350586ef2SAndy Fleming #define XFERTYP_DMAEN 0x00000001 11450586ef2SAndy Fleming 11550586ef2SAndy Fleming #define CINS_TIMEOUT 1000 11677c1458dSDipen Dudhat #define PIO_TIMEOUT 100000 11750586ef2SAndy Fleming 11850586ef2SAndy Fleming #define DSADDR 0x2e004 11950586ef2SAndy Fleming 12050586ef2SAndy Fleming #define CMDRSP0 0x2e010 12150586ef2SAndy Fleming #define CMDRSP1 0x2e014 12250586ef2SAndy Fleming #define CMDRSP2 0x2e018 12350586ef2SAndy Fleming #define CMDRSP3 0x2e01c 12450586ef2SAndy Fleming 12550586ef2SAndy Fleming #define DATPORT 0x2e020 12650586ef2SAndy Fleming 12750586ef2SAndy Fleming #define WML 0x2e044 12850586ef2SAndy Fleming #define WML_WRITE 0x00010000 12932c8cfb2SPriyanka Jain #ifdef CONFIG_FSL_SDHC_V2_3 13032c8cfb2SPriyanka Jain #define WML_RD_WML_MAX 0x80 13132c8cfb2SPriyanka Jain #define WML_WR_WML_MAX 0x80 13232c8cfb2SPriyanka Jain #define WML_RD_WML_MAX_VAL 0x0 13332c8cfb2SPriyanka Jain #define WML_WR_WML_MAX_VAL 0x0 13432c8cfb2SPriyanka Jain #define WML_RD_WML_MASK 0x7f 13532c8cfb2SPriyanka Jain #define WML_WR_WML_MASK 0x7f0000 13632c8cfb2SPriyanka Jain #else 13732c8cfb2SPriyanka Jain #define WML_RD_WML_MAX 0x10 13832c8cfb2SPriyanka Jain #define WML_WR_WML_MAX 0x80 13932c8cfb2SPriyanka Jain #define WML_RD_WML_MAX_VAL 0x10 14032c8cfb2SPriyanka Jain #define WML_WR_WML_MAX_VAL 0x80 141ab467c51SRoy Zang #define WML_RD_WML_MASK 0xff 142ab467c51SRoy Zang #define WML_WR_WML_MASK 0xff0000 14332c8cfb2SPriyanka Jain #endif 14450586ef2SAndy Fleming 14550586ef2SAndy Fleming #define BLKATTR 0x2e004 14650586ef2SAndy Fleming #define BLKATTR_CNT(x) ((x & 0xffff) << 16) 14750586ef2SAndy Fleming #define BLKATTR_SIZE(x) (x & 0x1fff) 14850586ef2SAndy Fleming #define MAX_BLK_CNT 0x7fff /* so malloc will have enough room with 32M */ 14950586ef2SAndy Fleming 15050586ef2SAndy Fleming #define ESDHC_HOSTCAPBLT_VS18 0x04000000 15150586ef2SAndy Fleming #define ESDHC_HOSTCAPBLT_VS30 0x02000000 15250586ef2SAndy Fleming #define ESDHC_HOSTCAPBLT_VS33 0x01000000 15350586ef2SAndy Fleming #define ESDHC_HOSTCAPBLT_SRS 0x00800000 15450586ef2SAndy Fleming #define ESDHC_HOSTCAPBLT_DMAS 0x00400000 15550586ef2SAndy Fleming #define ESDHC_HOSTCAPBLT_HSS 0x00200000 15650586ef2SAndy Fleming 157*f022d36eSOtavio Salvador #define ESDHC_VENDORSPEC_VSELECT 0x00000002 /* Use 1.8V */ 158*f022d36eSOtavio Salvador 159c67bee14SStefano Babic struct fsl_esdhc_cfg { 160c67bee14SStefano Babic u32 esdhc_base; 161a2ac1b3aSBenoît Thébaudeau u32 sdhc_clk; 162aad4659aSAbbas Raza u8 max_bus_width; 16393bfd616SPantelis Antoniou struct mmc_config cfg; 164c67bee14SStefano Babic }; 165c67bee14SStefano Babic 166c67bee14SStefano Babic /* Select the correct accessors depending on endianess */ 167c82e9de4SWang Huan #if defined CONFIG_SYS_FSL_ESDHC_LE 168c82e9de4SWang Huan #define esdhc_read32 in_le32 169c82e9de4SWang Huan #define esdhc_write32 out_le32 170c82e9de4SWang Huan #define esdhc_clrsetbits32 clrsetbits_le32 171c82e9de4SWang Huan #define esdhc_clrbits32 clrbits_le32 172c82e9de4SWang Huan #define esdhc_setbits32 setbits_le32 173c82e9de4SWang Huan #elif defined(CONFIG_SYS_FSL_ESDHC_BE) 174c82e9de4SWang Huan #define esdhc_read32 in_be32 175c82e9de4SWang Huan #define esdhc_write32 out_be32 176c82e9de4SWang Huan #define esdhc_clrsetbits32 clrsetbits_be32 177c82e9de4SWang Huan #define esdhc_clrbits32 clrbits_be32 178c82e9de4SWang Huan #define esdhc_setbits32 setbits_be32 179c82e9de4SWang Huan #elif __BYTE_ORDER == __LITTLE_ENDIAN 180c67bee14SStefano Babic #define esdhc_read32 in_le32 181c67bee14SStefano Babic #define esdhc_write32 out_le32 182c67bee14SStefano Babic #define esdhc_clrsetbits32 clrsetbits_le32 183c67bee14SStefano Babic #define esdhc_clrbits32 clrbits_le32 184c67bee14SStefano Babic #define esdhc_setbits32 setbits_le32 185c67bee14SStefano Babic #elif __BYTE_ORDER == __BIG_ENDIAN 186c67bee14SStefano Babic #define esdhc_read32 in_be32 187c67bee14SStefano Babic #define esdhc_write32 out_be32 188c67bee14SStefano Babic #define esdhc_clrsetbits32 clrsetbits_be32 189c67bee14SStefano Babic #define esdhc_clrbits32 clrbits_be32 190c67bee14SStefano Babic #define esdhc_setbits32 setbits_be32 191c67bee14SStefano Babic #else 192c67bee14SStefano Babic #error "Endianess is not defined: please fix to continue" 193c67bee14SStefano Babic #endif 194c67bee14SStefano Babic 195b33433a6SAnton Vorontsov #ifdef CONFIG_FSL_ESDHC 19650586ef2SAndy Fleming int fsl_esdhc_mmc_init(bd_t *bis); 197c67bee14SStefano Babic int fsl_esdhc_initialize(bd_t *bis, struct fsl_esdhc_cfg *cfg); 198b33433a6SAnton Vorontsov void fdt_fixup_esdhc(void *blob, bd_t *bd); 199b33433a6SAnton Vorontsov #else 200b33433a6SAnton Vorontsov static inline int fsl_esdhc_mmc_init(bd_t *bis) { return -ENOSYS; } 201b33433a6SAnton Vorontsov static inline void fdt_fixup_esdhc(void *blob, bd_t *bd) {} 202b33433a6SAnton Vorontsov #endif /* CONFIG_FSL_ESDHC */ 203bb0dc108SYing Zhang void __noreturn mmc_boot(void); 2041eaa742dSPrabhakar Kushwaha void mmc_spl_load_image(uint32_t offs, unsigned int size, void *vdst); 20550586ef2SAndy Fleming 20650586ef2SAndy Fleming #endif /* __FSL_ESDHC_H__ */ 207