xref: /rk3399_rockchip-uboot/include/fsl_esdhc.h (revision bb0dc1084f5dcf1dfd951d320c932d08bccbe429)
150586ef2SAndy Fleming /*
250586ef2SAndy Fleming  * FSL SD/MMC Defines
350586ef2SAndy Fleming  *-------------------------------------------------------------------
450586ef2SAndy Fleming  *
532c8cfb2SPriyanka Jain  * Copyright 2007-2008,2010-2011 Freescale Semiconductor, Inc
650586ef2SAndy Fleming  *
71a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
850586ef2SAndy Fleming  */
950586ef2SAndy Fleming 
1050586ef2SAndy Fleming #ifndef  __FSL_ESDHC_H__
1150586ef2SAndy Fleming #define	__FSL_ESDHC_H__
1250586ef2SAndy Fleming 
13b33433a6SAnton Vorontsov #include <asm/errno.h>
14c67bee14SStefano Babic #include <asm/byteorder.h>
15b33433a6SAnton Vorontsov 
1650586ef2SAndy Fleming /* FSL eSDHC-specific constants */
1750586ef2SAndy Fleming #define SYSCTL			0x0002e02c
1850586ef2SAndy Fleming #define SYSCTL_INITA		0x08000000
1950586ef2SAndy Fleming #define SYSCTL_TIMEOUT_MASK	0x000f0000
201118cdbfSLi Yang #define SYSCTL_CLOCK_MASK	0x0000fff0
21c67bee14SStefano Babic #define SYSCTL_CKEN		0x00000008
2250586ef2SAndy Fleming #define SYSCTL_PEREN		0x00000004
2350586ef2SAndy Fleming #define SYSCTL_HCKEN		0x00000002
2450586ef2SAndy Fleming #define SYSCTL_IPGEN		0x00000001
2548bb3bb5SJerry Huang #define SYSCTL_RSTA		0x01000000
267a5b8029SDirk Behme #define SYSCTL_RSTC		0x02000000
277a5b8029SDirk Behme #define SYSCTL_RSTD		0x04000000
2850586ef2SAndy Fleming 
2950586ef2SAndy Fleming #define IRQSTAT			0x0002e030
3050586ef2SAndy Fleming #define IRQSTAT_DMAE		(0x10000000)
3150586ef2SAndy Fleming #define IRQSTAT_AC12E		(0x01000000)
3250586ef2SAndy Fleming #define IRQSTAT_DEBE		(0x00400000)
3350586ef2SAndy Fleming #define IRQSTAT_DCE		(0x00200000)
3450586ef2SAndy Fleming #define IRQSTAT_DTOE		(0x00100000)
3550586ef2SAndy Fleming #define IRQSTAT_CIE		(0x00080000)
3650586ef2SAndy Fleming #define IRQSTAT_CEBE		(0x00040000)
3750586ef2SAndy Fleming #define IRQSTAT_CCE		(0x00020000)
3850586ef2SAndy Fleming #define IRQSTAT_CTOE		(0x00010000)
3950586ef2SAndy Fleming #define IRQSTAT_CINT		(0x00000100)
4050586ef2SAndy Fleming #define IRQSTAT_CRM		(0x00000080)
4150586ef2SAndy Fleming #define IRQSTAT_CINS		(0x00000040)
4250586ef2SAndy Fleming #define IRQSTAT_BRR		(0x00000020)
4350586ef2SAndy Fleming #define IRQSTAT_BWR		(0x00000010)
4450586ef2SAndy Fleming #define IRQSTAT_DINT		(0x00000008)
4550586ef2SAndy Fleming #define IRQSTAT_BGE		(0x00000004)
4650586ef2SAndy Fleming #define IRQSTAT_TC		(0x00000002)
4750586ef2SAndy Fleming #define IRQSTAT_CC		(0x00000001)
4850586ef2SAndy Fleming 
4950586ef2SAndy Fleming #define CMD_ERR		(IRQSTAT_CIE | IRQSTAT_CEBE | IRQSTAT_CCE)
509b74dc56SAndrew Gabbasov #define DATA_ERR	(IRQSTAT_DEBE | IRQSTAT_DCE | IRQSTAT_DTOE | \
519b74dc56SAndrew Gabbasov 				IRQSTAT_DMAE)
529b74dc56SAndrew Gabbasov #define DATA_COMPLETE	(IRQSTAT_TC | IRQSTAT_DINT)
5350586ef2SAndy Fleming 
5450586ef2SAndy Fleming #define IRQSTATEN		0x0002e034
5550586ef2SAndy Fleming #define IRQSTATEN_DMAE		(0x10000000)
5650586ef2SAndy Fleming #define IRQSTATEN_AC12E		(0x01000000)
5750586ef2SAndy Fleming #define IRQSTATEN_DEBE		(0x00400000)
5850586ef2SAndy Fleming #define IRQSTATEN_DCE		(0x00200000)
5950586ef2SAndy Fleming #define IRQSTATEN_DTOE		(0x00100000)
6050586ef2SAndy Fleming #define IRQSTATEN_CIE		(0x00080000)
6150586ef2SAndy Fleming #define IRQSTATEN_CEBE		(0x00040000)
6250586ef2SAndy Fleming #define IRQSTATEN_CCE		(0x00020000)
6350586ef2SAndy Fleming #define IRQSTATEN_CTOE		(0x00010000)
6450586ef2SAndy Fleming #define IRQSTATEN_CINT		(0x00000100)
6550586ef2SAndy Fleming #define IRQSTATEN_CRM		(0x00000080)
6650586ef2SAndy Fleming #define IRQSTATEN_CINS		(0x00000040)
6750586ef2SAndy Fleming #define IRQSTATEN_BRR		(0x00000020)
6850586ef2SAndy Fleming #define IRQSTATEN_BWR		(0x00000010)
6950586ef2SAndy Fleming #define IRQSTATEN_DINT		(0x00000008)
7050586ef2SAndy Fleming #define IRQSTATEN_BGE		(0x00000004)
7150586ef2SAndy Fleming #define IRQSTATEN_TC		(0x00000002)
7250586ef2SAndy Fleming #define IRQSTATEN_CC		(0x00000001)
7350586ef2SAndy Fleming 
7450586ef2SAndy Fleming #define PRSSTAT			0x0002e024
757a5b8029SDirk Behme #define PRSSTAT_DAT0		(0x01000000)
7650586ef2SAndy Fleming #define PRSSTAT_CLSL		(0x00800000)
7750586ef2SAndy Fleming #define PRSSTAT_WPSPL		(0x00080000)
7850586ef2SAndy Fleming #define PRSSTAT_CDPL		(0x00040000)
7950586ef2SAndy Fleming #define PRSSTAT_CINS		(0x00010000)
8050586ef2SAndy Fleming #define PRSSTAT_BREN		(0x00000800)
8177c1458dSDipen Dudhat #define PRSSTAT_BWEN		(0x00000400)
8250586ef2SAndy Fleming #define PRSSTAT_DLA		(0x00000004)
8350586ef2SAndy Fleming #define PRSSTAT_CICHB		(0x00000002)
8450586ef2SAndy Fleming #define PRSSTAT_CIDHB		(0x00000001)
8550586ef2SAndy Fleming 
8650586ef2SAndy Fleming #define PROCTL			0x0002e028
8750586ef2SAndy Fleming #define PROCTL_INIT		0x00000020
8850586ef2SAndy Fleming #define PROCTL_DTW_4		0x00000002
8950586ef2SAndy Fleming #define PROCTL_DTW_8		0x00000004
9050586ef2SAndy Fleming 
9150586ef2SAndy Fleming #define CMDARG			0x0002e008
9250586ef2SAndy Fleming 
9350586ef2SAndy Fleming #define XFERTYP			0x0002e00c
9450586ef2SAndy Fleming #define XFERTYP_CMD(x)		((x & 0x3f) << 24)
9550586ef2SAndy Fleming #define XFERTYP_CMDTYP_NORMAL	0x0
9650586ef2SAndy Fleming #define XFERTYP_CMDTYP_SUSPEND	0x00400000
9750586ef2SAndy Fleming #define XFERTYP_CMDTYP_RESUME	0x00800000
9850586ef2SAndy Fleming #define XFERTYP_CMDTYP_ABORT	0x00c00000
9950586ef2SAndy Fleming #define XFERTYP_DPSEL		0x00200000
10050586ef2SAndy Fleming #define XFERTYP_CICEN		0x00100000
10150586ef2SAndy Fleming #define XFERTYP_CCCEN		0x00080000
10250586ef2SAndy Fleming #define XFERTYP_RSPTYP_NONE	0
10350586ef2SAndy Fleming #define XFERTYP_RSPTYP_136	0x00010000
10450586ef2SAndy Fleming #define XFERTYP_RSPTYP_48	0x00020000
10550586ef2SAndy Fleming #define XFERTYP_RSPTYP_48_BUSY	0x00030000
10650586ef2SAndy Fleming #define XFERTYP_MSBSEL		0x00000020
10750586ef2SAndy Fleming #define XFERTYP_DTDSEL		0x00000010
10850586ef2SAndy Fleming #define XFERTYP_AC12EN		0x00000004
10950586ef2SAndy Fleming #define XFERTYP_BCEN		0x00000002
11050586ef2SAndy Fleming #define XFERTYP_DMAEN		0x00000001
11150586ef2SAndy Fleming 
11250586ef2SAndy Fleming #define CINS_TIMEOUT		1000
11377c1458dSDipen Dudhat #define PIO_TIMEOUT		100000
11450586ef2SAndy Fleming 
11550586ef2SAndy Fleming #define DSADDR		0x2e004
11650586ef2SAndy Fleming 
11750586ef2SAndy Fleming #define CMDRSP0		0x2e010
11850586ef2SAndy Fleming #define CMDRSP1		0x2e014
11950586ef2SAndy Fleming #define CMDRSP2		0x2e018
12050586ef2SAndy Fleming #define CMDRSP3		0x2e01c
12150586ef2SAndy Fleming 
12250586ef2SAndy Fleming #define DATPORT		0x2e020
12350586ef2SAndy Fleming 
12450586ef2SAndy Fleming #define WML		0x2e044
12550586ef2SAndy Fleming #define WML_WRITE	0x00010000
12632c8cfb2SPriyanka Jain #ifdef CONFIG_FSL_SDHC_V2_3
12732c8cfb2SPriyanka Jain #define WML_RD_WML_MAX		0x80
12832c8cfb2SPriyanka Jain #define WML_WR_WML_MAX		0x80
12932c8cfb2SPriyanka Jain #define WML_RD_WML_MAX_VAL	0x0
13032c8cfb2SPriyanka Jain #define WML_WR_WML_MAX_VAL	0x0
13132c8cfb2SPriyanka Jain #define WML_RD_WML_MASK		0x7f
13232c8cfb2SPriyanka Jain #define WML_WR_WML_MASK		0x7f0000
13332c8cfb2SPriyanka Jain #else
13432c8cfb2SPriyanka Jain #define WML_RD_WML_MAX		0x10
13532c8cfb2SPriyanka Jain #define WML_WR_WML_MAX		0x80
13632c8cfb2SPriyanka Jain #define WML_RD_WML_MAX_VAL	0x10
13732c8cfb2SPriyanka Jain #define WML_WR_WML_MAX_VAL	0x80
138ab467c51SRoy Zang #define WML_RD_WML_MASK	0xff
139ab467c51SRoy Zang #define WML_WR_WML_MASK	0xff0000
14032c8cfb2SPriyanka Jain #endif
14150586ef2SAndy Fleming 
14250586ef2SAndy Fleming #define BLKATTR		0x2e004
14350586ef2SAndy Fleming #define BLKATTR_CNT(x)	((x & 0xffff) << 16)
14450586ef2SAndy Fleming #define BLKATTR_SIZE(x)	(x & 0x1fff)
14550586ef2SAndy Fleming #define MAX_BLK_CNT	0x7fff	/* so malloc will have enough room with 32M */
14650586ef2SAndy Fleming 
14750586ef2SAndy Fleming #define ESDHC_HOSTCAPBLT_VS18	0x04000000
14850586ef2SAndy Fleming #define ESDHC_HOSTCAPBLT_VS30	0x02000000
14950586ef2SAndy Fleming #define ESDHC_HOSTCAPBLT_VS33	0x01000000
15050586ef2SAndy Fleming #define ESDHC_HOSTCAPBLT_SRS	0x00800000
15150586ef2SAndy Fleming #define ESDHC_HOSTCAPBLT_DMAS	0x00400000
15250586ef2SAndy Fleming #define ESDHC_HOSTCAPBLT_HSS	0x00200000
15350586ef2SAndy Fleming 
154c67bee14SStefano Babic struct fsl_esdhc_cfg {
155c67bee14SStefano Babic 	u32	esdhc_base;
156a2ac1b3aSBenoît Thébaudeau 	u32	sdhc_clk;
157aad4659aSAbbas Raza 	u8	max_bus_width;
158c67bee14SStefano Babic };
159c67bee14SStefano Babic 
160c67bee14SStefano Babic /* Select the correct accessors depending on endianess */
161c67bee14SStefano Babic #if __BYTE_ORDER == __LITTLE_ENDIAN
162c67bee14SStefano Babic #define esdhc_read32		in_le32
163c67bee14SStefano Babic #define esdhc_write32		out_le32
164c67bee14SStefano Babic #define esdhc_clrsetbits32	clrsetbits_le32
165c67bee14SStefano Babic #define esdhc_clrbits32		clrbits_le32
166c67bee14SStefano Babic #define esdhc_setbits32		setbits_le32
167c67bee14SStefano Babic #elif __BYTE_ORDER == __BIG_ENDIAN
168c67bee14SStefano Babic #define esdhc_read32		in_be32
169c67bee14SStefano Babic #define esdhc_write32		out_be32
170c67bee14SStefano Babic #define esdhc_clrsetbits32	clrsetbits_be32
171c67bee14SStefano Babic #define esdhc_clrbits32		clrbits_be32
172c67bee14SStefano Babic #define esdhc_setbits32		setbits_be32
173c67bee14SStefano Babic #else
174c67bee14SStefano Babic #error "Endianess is not defined: please fix to continue"
175c67bee14SStefano Babic #endif
176c67bee14SStefano Babic 
177b33433a6SAnton Vorontsov #ifdef CONFIG_FSL_ESDHC
17850586ef2SAndy Fleming int fsl_esdhc_mmc_init(bd_t *bis);
179c67bee14SStefano Babic int fsl_esdhc_initialize(bd_t *bis, struct fsl_esdhc_cfg *cfg);
180b33433a6SAnton Vorontsov void fdt_fixup_esdhc(void *blob, bd_t *bd);
181b33433a6SAnton Vorontsov #else
182b33433a6SAnton Vorontsov static inline int fsl_esdhc_mmc_init(bd_t *bis) { return -ENOSYS; }
183b33433a6SAnton Vorontsov static inline void fdt_fixup_esdhc(void *blob, bd_t *bd) {}
184b33433a6SAnton Vorontsov #endif /* CONFIG_FSL_ESDHC */
185*bb0dc108SYing Zhang void __noreturn mmc_boot(void);
18650586ef2SAndy Fleming 
18750586ef2SAndy Fleming #endif  /* __FSL_ESDHC_H__ */
188