xref: /rk3399_rockchip-uboot/include/fsl_esdhc.h (revision a2ac1b3a7d8e685e8fe3805b3169f3dac5c06cf8)
150586ef2SAndy Fleming /*
250586ef2SAndy Fleming  * FSL SD/MMC Defines
350586ef2SAndy Fleming  *-------------------------------------------------------------------
450586ef2SAndy Fleming  *
532c8cfb2SPriyanka Jain  * Copyright 2007-2008,2010-2011 Freescale Semiconductor, Inc
650586ef2SAndy Fleming  *
750586ef2SAndy Fleming  * This program is free software; you can redistribute it and/or
850586ef2SAndy Fleming  * modify it under the terms of the GNU General Public License as
950586ef2SAndy Fleming  * published by the Free Software Foundation; either version 2 of
1050586ef2SAndy Fleming  * the License, or (at your option) any later version.
1150586ef2SAndy Fleming  *
1250586ef2SAndy Fleming  * This program is distributed in the hope that it will be useful,
1350586ef2SAndy Fleming  * but WITHOUT ANY WARRANTY; without even the implied warranty of
1450586ef2SAndy Fleming  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
1550586ef2SAndy Fleming  * GNU General Public License for more details.
1650586ef2SAndy Fleming  *
1750586ef2SAndy Fleming  * You should have received a copy of the GNU General Public License
1850586ef2SAndy Fleming  * along with this program; if not, write to the Free Software
1950586ef2SAndy Fleming  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
2050586ef2SAndy Fleming  * MA 02111-1307 USA
2150586ef2SAndy Fleming  *
2250586ef2SAndy Fleming  *-------------------------------------------------------------------
2350586ef2SAndy Fleming  *
2450586ef2SAndy Fleming  */
2550586ef2SAndy Fleming 
2650586ef2SAndy Fleming #ifndef  __FSL_ESDHC_H__
2750586ef2SAndy Fleming #define	__FSL_ESDHC_H__
2850586ef2SAndy Fleming 
29b33433a6SAnton Vorontsov #include <asm/errno.h>
30c67bee14SStefano Babic #include <asm/byteorder.h>
31b33433a6SAnton Vorontsov 
3250586ef2SAndy Fleming /* FSL eSDHC-specific constants */
3350586ef2SAndy Fleming #define SYSCTL			0x0002e02c
3450586ef2SAndy Fleming #define SYSCTL_INITA		0x08000000
3550586ef2SAndy Fleming #define SYSCTL_TIMEOUT_MASK	0x000f0000
361118cdbfSLi Yang #define SYSCTL_CLOCK_MASK	0x0000fff0
37c67bee14SStefano Babic #define SYSCTL_CKEN		0x00000008
3850586ef2SAndy Fleming #define SYSCTL_PEREN		0x00000004
3950586ef2SAndy Fleming #define SYSCTL_HCKEN		0x00000002
4050586ef2SAndy Fleming #define SYSCTL_IPGEN		0x00000001
4148bb3bb5SJerry Huang #define SYSCTL_RSTA		0x01000000
427a5b8029SDirk Behme #define SYSCTL_RSTC		0x02000000
437a5b8029SDirk Behme #define SYSCTL_RSTD		0x04000000
4450586ef2SAndy Fleming 
4550586ef2SAndy Fleming #define IRQSTAT			0x0002e030
4650586ef2SAndy Fleming #define IRQSTAT_DMAE		(0x10000000)
4750586ef2SAndy Fleming #define IRQSTAT_AC12E		(0x01000000)
4850586ef2SAndy Fleming #define IRQSTAT_DEBE		(0x00400000)
4950586ef2SAndy Fleming #define IRQSTAT_DCE		(0x00200000)
5050586ef2SAndy Fleming #define IRQSTAT_DTOE		(0x00100000)
5150586ef2SAndy Fleming #define IRQSTAT_CIE		(0x00080000)
5250586ef2SAndy Fleming #define IRQSTAT_CEBE		(0x00040000)
5350586ef2SAndy Fleming #define IRQSTAT_CCE		(0x00020000)
5450586ef2SAndy Fleming #define IRQSTAT_CTOE		(0x00010000)
5550586ef2SAndy Fleming #define IRQSTAT_CINT		(0x00000100)
5650586ef2SAndy Fleming #define IRQSTAT_CRM		(0x00000080)
5750586ef2SAndy Fleming #define IRQSTAT_CINS		(0x00000040)
5850586ef2SAndy Fleming #define IRQSTAT_BRR		(0x00000020)
5950586ef2SAndy Fleming #define IRQSTAT_BWR		(0x00000010)
6050586ef2SAndy Fleming #define IRQSTAT_DINT		(0x00000008)
6150586ef2SAndy Fleming #define IRQSTAT_BGE		(0x00000004)
6250586ef2SAndy Fleming #define IRQSTAT_TC		(0x00000002)
6350586ef2SAndy Fleming #define IRQSTAT_CC		(0x00000001)
6450586ef2SAndy Fleming 
6550586ef2SAndy Fleming #define CMD_ERR		(IRQSTAT_CIE | IRQSTAT_CEBE | IRQSTAT_CCE)
6650586ef2SAndy Fleming #define DATA_ERR	(IRQSTAT_DEBE | IRQSTAT_DCE | IRQSTAT_DTOE)
6750586ef2SAndy Fleming 
6850586ef2SAndy Fleming #define IRQSTATEN		0x0002e034
6950586ef2SAndy Fleming #define IRQSTATEN_DMAE		(0x10000000)
7050586ef2SAndy Fleming #define IRQSTATEN_AC12E		(0x01000000)
7150586ef2SAndy Fleming #define IRQSTATEN_DEBE		(0x00400000)
7250586ef2SAndy Fleming #define IRQSTATEN_DCE		(0x00200000)
7350586ef2SAndy Fleming #define IRQSTATEN_DTOE		(0x00100000)
7450586ef2SAndy Fleming #define IRQSTATEN_CIE		(0x00080000)
7550586ef2SAndy Fleming #define IRQSTATEN_CEBE		(0x00040000)
7650586ef2SAndy Fleming #define IRQSTATEN_CCE		(0x00020000)
7750586ef2SAndy Fleming #define IRQSTATEN_CTOE		(0x00010000)
7850586ef2SAndy Fleming #define IRQSTATEN_CINT		(0x00000100)
7950586ef2SAndy Fleming #define IRQSTATEN_CRM		(0x00000080)
8050586ef2SAndy Fleming #define IRQSTATEN_CINS		(0x00000040)
8150586ef2SAndy Fleming #define IRQSTATEN_BRR		(0x00000020)
8250586ef2SAndy Fleming #define IRQSTATEN_BWR		(0x00000010)
8350586ef2SAndy Fleming #define IRQSTATEN_DINT		(0x00000008)
8450586ef2SAndy Fleming #define IRQSTATEN_BGE		(0x00000004)
8550586ef2SAndy Fleming #define IRQSTATEN_TC		(0x00000002)
8650586ef2SAndy Fleming #define IRQSTATEN_CC		(0x00000001)
8750586ef2SAndy Fleming 
8850586ef2SAndy Fleming #define PRSSTAT			0x0002e024
897a5b8029SDirk Behme #define PRSSTAT_DAT0		(0x01000000)
9050586ef2SAndy Fleming #define PRSSTAT_CLSL		(0x00800000)
9150586ef2SAndy Fleming #define PRSSTAT_WPSPL		(0x00080000)
9250586ef2SAndy Fleming #define PRSSTAT_CDPL		(0x00040000)
9350586ef2SAndy Fleming #define PRSSTAT_CINS		(0x00010000)
9450586ef2SAndy Fleming #define PRSSTAT_BREN		(0x00000800)
9577c1458dSDipen Dudhat #define PRSSTAT_BWEN		(0x00000400)
9650586ef2SAndy Fleming #define PRSSTAT_DLA		(0x00000004)
9750586ef2SAndy Fleming #define PRSSTAT_CICHB		(0x00000002)
9850586ef2SAndy Fleming #define PRSSTAT_CIDHB		(0x00000001)
9950586ef2SAndy Fleming 
10050586ef2SAndy Fleming #define PROCTL			0x0002e028
10150586ef2SAndy Fleming #define PROCTL_INIT		0x00000020
10250586ef2SAndy Fleming #define PROCTL_DTW_4		0x00000002
10350586ef2SAndy Fleming #define PROCTL_DTW_8		0x00000004
10450586ef2SAndy Fleming 
10550586ef2SAndy Fleming #define CMDARG			0x0002e008
10650586ef2SAndy Fleming 
10750586ef2SAndy Fleming #define XFERTYP			0x0002e00c
10850586ef2SAndy Fleming #define XFERTYP_CMD(x)		((x & 0x3f) << 24)
10950586ef2SAndy Fleming #define XFERTYP_CMDTYP_NORMAL	0x0
11050586ef2SAndy Fleming #define XFERTYP_CMDTYP_SUSPEND	0x00400000
11150586ef2SAndy Fleming #define XFERTYP_CMDTYP_RESUME	0x00800000
11250586ef2SAndy Fleming #define XFERTYP_CMDTYP_ABORT	0x00c00000
11350586ef2SAndy Fleming #define XFERTYP_DPSEL		0x00200000
11450586ef2SAndy Fleming #define XFERTYP_CICEN		0x00100000
11550586ef2SAndy Fleming #define XFERTYP_CCCEN		0x00080000
11650586ef2SAndy Fleming #define XFERTYP_RSPTYP_NONE	0
11750586ef2SAndy Fleming #define XFERTYP_RSPTYP_136	0x00010000
11850586ef2SAndy Fleming #define XFERTYP_RSPTYP_48	0x00020000
11950586ef2SAndy Fleming #define XFERTYP_RSPTYP_48_BUSY	0x00030000
12050586ef2SAndy Fleming #define XFERTYP_MSBSEL		0x00000020
12150586ef2SAndy Fleming #define XFERTYP_DTDSEL		0x00000010
12250586ef2SAndy Fleming #define XFERTYP_AC12EN		0x00000004
12350586ef2SAndy Fleming #define XFERTYP_BCEN		0x00000002
12450586ef2SAndy Fleming #define XFERTYP_DMAEN		0x00000001
12550586ef2SAndy Fleming 
12650586ef2SAndy Fleming #define CINS_TIMEOUT		1000
12777c1458dSDipen Dudhat #define PIO_TIMEOUT		100000
12850586ef2SAndy Fleming 
12950586ef2SAndy Fleming #define DSADDR		0x2e004
13050586ef2SAndy Fleming 
13150586ef2SAndy Fleming #define CMDRSP0		0x2e010
13250586ef2SAndy Fleming #define CMDRSP1		0x2e014
13350586ef2SAndy Fleming #define CMDRSP2		0x2e018
13450586ef2SAndy Fleming #define CMDRSP3		0x2e01c
13550586ef2SAndy Fleming 
13650586ef2SAndy Fleming #define DATPORT		0x2e020
13750586ef2SAndy Fleming 
13850586ef2SAndy Fleming #define WML		0x2e044
13950586ef2SAndy Fleming #define WML_WRITE	0x00010000
14032c8cfb2SPriyanka Jain #ifdef CONFIG_FSL_SDHC_V2_3
14132c8cfb2SPriyanka Jain #define WML_RD_WML_MAX		0x80
14232c8cfb2SPriyanka Jain #define WML_WR_WML_MAX		0x80
14332c8cfb2SPriyanka Jain #define WML_RD_WML_MAX_VAL	0x0
14432c8cfb2SPriyanka Jain #define WML_WR_WML_MAX_VAL	0x0
14532c8cfb2SPriyanka Jain #define WML_RD_WML_MASK		0x7f
14632c8cfb2SPriyanka Jain #define WML_WR_WML_MASK		0x7f0000
14732c8cfb2SPriyanka Jain #else
14832c8cfb2SPriyanka Jain #define WML_RD_WML_MAX		0x10
14932c8cfb2SPriyanka Jain #define WML_WR_WML_MAX		0x80
15032c8cfb2SPriyanka Jain #define WML_RD_WML_MAX_VAL	0x10
15132c8cfb2SPriyanka Jain #define WML_WR_WML_MAX_VAL	0x80
152ab467c51SRoy Zang #define WML_RD_WML_MASK	0xff
153ab467c51SRoy Zang #define WML_WR_WML_MASK	0xff0000
15432c8cfb2SPriyanka Jain #endif
15550586ef2SAndy Fleming 
15650586ef2SAndy Fleming #define BLKATTR		0x2e004
15750586ef2SAndy Fleming #define BLKATTR_CNT(x)	((x & 0xffff) << 16)
15850586ef2SAndy Fleming #define BLKATTR_SIZE(x)	(x & 0x1fff)
15950586ef2SAndy Fleming #define MAX_BLK_CNT	0x7fff	/* so malloc will have enough room with 32M */
16050586ef2SAndy Fleming 
16150586ef2SAndy Fleming #define ESDHC_HOSTCAPBLT_VS18	0x04000000
16250586ef2SAndy Fleming #define ESDHC_HOSTCAPBLT_VS30	0x02000000
16350586ef2SAndy Fleming #define ESDHC_HOSTCAPBLT_VS33	0x01000000
16450586ef2SAndy Fleming #define ESDHC_HOSTCAPBLT_SRS	0x00800000
16550586ef2SAndy Fleming #define ESDHC_HOSTCAPBLT_DMAS	0x00400000
16650586ef2SAndy Fleming #define ESDHC_HOSTCAPBLT_HSS	0x00200000
16750586ef2SAndy Fleming 
168c67bee14SStefano Babic struct fsl_esdhc_cfg {
169c67bee14SStefano Babic 	u32	esdhc_base;
170*a2ac1b3aSBenoît Thébaudeau 	u32	sdhc_clk;
171c67bee14SStefano Babic };
172c67bee14SStefano Babic 
173c67bee14SStefano Babic /* Select the correct accessors depending on endianess */
174c67bee14SStefano Babic #if __BYTE_ORDER == __LITTLE_ENDIAN
175c67bee14SStefano Babic #define esdhc_read32		in_le32
176c67bee14SStefano Babic #define esdhc_write32		out_le32
177c67bee14SStefano Babic #define esdhc_clrsetbits32	clrsetbits_le32
178c67bee14SStefano Babic #define esdhc_clrbits32		clrbits_le32
179c67bee14SStefano Babic #define esdhc_setbits32		setbits_le32
180c67bee14SStefano Babic #elif __BYTE_ORDER == __BIG_ENDIAN
181c67bee14SStefano Babic #define esdhc_read32		in_be32
182c67bee14SStefano Babic #define esdhc_write32		out_be32
183c67bee14SStefano Babic #define esdhc_clrsetbits32	clrsetbits_be32
184c67bee14SStefano Babic #define esdhc_clrbits32		clrbits_be32
185c67bee14SStefano Babic #define esdhc_setbits32		setbits_be32
186c67bee14SStefano Babic #else
187c67bee14SStefano Babic #error "Endianess is not defined: please fix to continue"
188c67bee14SStefano Babic #endif
189c67bee14SStefano Babic 
190b33433a6SAnton Vorontsov #ifdef CONFIG_FSL_ESDHC
19150586ef2SAndy Fleming int fsl_esdhc_mmc_init(bd_t *bis);
192c67bee14SStefano Babic int fsl_esdhc_initialize(bd_t *bis, struct fsl_esdhc_cfg *cfg);
193b33433a6SAnton Vorontsov void fdt_fixup_esdhc(void *blob, bd_t *bd);
194b33433a6SAnton Vorontsov #else
195b33433a6SAnton Vorontsov static inline int fsl_esdhc_mmc_init(bd_t *bis) { return -ENOSYS; }
196b33433a6SAnton Vorontsov static inline void fdt_fixup_esdhc(void *blob, bd_t *bd) {}
197b33433a6SAnton Vorontsov #endif /* CONFIG_FSL_ESDHC */
19850586ef2SAndy Fleming 
19950586ef2SAndy Fleming #endif  /* __FSL_ESDHC_H__ */
200