xref: /rk3399_rockchip-uboot/include/fsl_esdhc.h (revision 50586ef24ed5caf6ce5591df76f355009da2cd79)
1*50586ef2SAndy Fleming /*
2*50586ef2SAndy Fleming  * FSL SD/MMC Defines
3*50586ef2SAndy Fleming  *-------------------------------------------------------------------
4*50586ef2SAndy Fleming  *
5*50586ef2SAndy Fleming  * Copyright 2007-2008, Freescale Semiconductor, Inc
6*50586ef2SAndy Fleming  *
7*50586ef2SAndy Fleming  * This program is free software; you can redistribute it and/or
8*50586ef2SAndy Fleming  * modify it under the terms of the GNU General Public License as
9*50586ef2SAndy Fleming  * published by the Free Software Foundation; either version 2 of
10*50586ef2SAndy Fleming  * the License, or (at your option) any later version.
11*50586ef2SAndy Fleming  *
12*50586ef2SAndy Fleming  * This program is distributed in the hope that it will be useful,
13*50586ef2SAndy Fleming  * but WITHOUT ANY WARRANTY; without even the implied warranty of
14*50586ef2SAndy Fleming  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15*50586ef2SAndy Fleming  * GNU General Public License for more details.
16*50586ef2SAndy Fleming  *
17*50586ef2SAndy Fleming  * You should have received a copy of the GNU General Public License
18*50586ef2SAndy Fleming  * along with this program; if not, write to the Free Software
19*50586ef2SAndy Fleming  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20*50586ef2SAndy Fleming  * MA 02111-1307 USA
21*50586ef2SAndy Fleming  *
22*50586ef2SAndy Fleming  *-------------------------------------------------------------------
23*50586ef2SAndy Fleming  *
24*50586ef2SAndy Fleming  */
25*50586ef2SAndy Fleming 
26*50586ef2SAndy Fleming #ifndef  __FSL_ESDHC_H__
27*50586ef2SAndy Fleming #define	__FSL_ESDHC_H__
28*50586ef2SAndy Fleming 
29*50586ef2SAndy Fleming /* FSL eSDHC-specific constants */
30*50586ef2SAndy Fleming #define SYSCTL			0x0002e02c
31*50586ef2SAndy Fleming #define SYSCTL_INITA		0x08000000
32*50586ef2SAndy Fleming #define SYSCTL_TIMEOUT_MASK	0x000f0000
33*50586ef2SAndy Fleming #define SYSCTL_CLOCK_MASK	0x00000fff
34*50586ef2SAndy Fleming #define SYSCTL_PEREN		0x00000004
35*50586ef2SAndy Fleming #define SYSCTL_HCKEN		0x00000002
36*50586ef2SAndy Fleming #define SYSCTL_IPGEN		0x00000001
37*50586ef2SAndy Fleming 
38*50586ef2SAndy Fleming #define IRQSTAT			0x0002e030
39*50586ef2SAndy Fleming #define IRQSTAT_DMAE		(0x10000000)
40*50586ef2SAndy Fleming #define IRQSTAT_AC12E		(0x01000000)
41*50586ef2SAndy Fleming #define IRQSTAT_DEBE		(0x00400000)
42*50586ef2SAndy Fleming #define IRQSTAT_DCE		(0x00200000)
43*50586ef2SAndy Fleming #define IRQSTAT_DTOE		(0x00100000)
44*50586ef2SAndy Fleming #define IRQSTAT_CIE		(0x00080000)
45*50586ef2SAndy Fleming #define IRQSTAT_CEBE		(0x00040000)
46*50586ef2SAndy Fleming #define IRQSTAT_CCE		(0x00020000)
47*50586ef2SAndy Fleming #define IRQSTAT_CTOE		(0x00010000)
48*50586ef2SAndy Fleming #define IRQSTAT_CINT		(0x00000100)
49*50586ef2SAndy Fleming #define IRQSTAT_CRM		(0x00000080)
50*50586ef2SAndy Fleming #define IRQSTAT_CINS		(0x00000040)
51*50586ef2SAndy Fleming #define IRQSTAT_BRR		(0x00000020)
52*50586ef2SAndy Fleming #define IRQSTAT_BWR		(0x00000010)
53*50586ef2SAndy Fleming #define IRQSTAT_DINT		(0x00000008)
54*50586ef2SAndy Fleming #define IRQSTAT_BGE		(0x00000004)
55*50586ef2SAndy Fleming #define IRQSTAT_TC		(0x00000002)
56*50586ef2SAndy Fleming #define IRQSTAT_CC		(0x00000001)
57*50586ef2SAndy Fleming 
58*50586ef2SAndy Fleming #define CMD_ERR		(IRQSTAT_CIE | IRQSTAT_CEBE | IRQSTAT_CCE)
59*50586ef2SAndy Fleming #define DATA_ERR	(IRQSTAT_DEBE | IRQSTAT_DCE | IRQSTAT_DTOE)
60*50586ef2SAndy Fleming 
61*50586ef2SAndy Fleming #define IRQSTATEN		0x0002e034
62*50586ef2SAndy Fleming #define IRQSTATEN_DMAE		(0x10000000)
63*50586ef2SAndy Fleming #define IRQSTATEN_AC12E		(0x01000000)
64*50586ef2SAndy Fleming #define IRQSTATEN_DEBE		(0x00400000)
65*50586ef2SAndy Fleming #define IRQSTATEN_DCE		(0x00200000)
66*50586ef2SAndy Fleming #define IRQSTATEN_DTOE		(0x00100000)
67*50586ef2SAndy Fleming #define IRQSTATEN_CIE		(0x00080000)
68*50586ef2SAndy Fleming #define IRQSTATEN_CEBE		(0x00040000)
69*50586ef2SAndy Fleming #define IRQSTATEN_CCE		(0x00020000)
70*50586ef2SAndy Fleming #define IRQSTATEN_CTOE		(0x00010000)
71*50586ef2SAndy Fleming #define IRQSTATEN_CINT		(0x00000100)
72*50586ef2SAndy Fleming #define IRQSTATEN_CRM		(0x00000080)
73*50586ef2SAndy Fleming #define IRQSTATEN_CINS		(0x00000040)
74*50586ef2SAndy Fleming #define IRQSTATEN_BRR		(0x00000020)
75*50586ef2SAndy Fleming #define IRQSTATEN_BWR		(0x00000010)
76*50586ef2SAndy Fleming #define IRQSTATEN_DINT		(0x00000008)
77*50586ef2SAndy Fleming #define IRQSTATEN_BGE		(0x00000004)
78*50586ef2SAndy Fleming #define IRQSTATEN_TC		(0x00000002)
79*50586ef2SAndy Fleming #define IRQSTATEN_CC		(0x00000001)
80*50586ef2SAndy Fleming 
81*50586ef2SAndy Fleming #define PRSSTAT			0x0002e024
82*50586ef2SAndy Fleming #define PRSSTAT_CLSL		(0x00800000)
83*50586ef2SAndy Fleming #define PRSSTAT_WPSPL		(0x00080000)
84*50586ef2SAndy Fleming #define PRSSTAT_CDPL		(0x00040000)
85*50586ef2SAndy Fleming #define PRSSTAT_CINS		(0x00010000)
86*50586ef2SAndy Fleming #define PRSSTAT_BREN		(0x00000800)
87*50586ef2SAndy Fleming #define PRSSTAT_DLA		(0x00000004)
88*50586ef2SAndy Fleming #define PRSSTAT_CICHB		(0x00000002)
89*50586ef2SAndy Fleming #define PRSSTAT_CIDHB		(0x00000001)
90*50586ef2SAndy Fleming 
91*50586ef2SAndy Fleming #define PROCTL			0x0002e028
92*50586ef2SAndy Fleming #define PROCTL_INIT		0x00000020
93*50586ef2SAndy Fleming #define PROCTL_DTW_4		0x00000002
94*50586ef2SAndy Fleming #define PROCTL_DTW_8		0x00000004
95*50586ef2SAndy Fleming 
96*50586ef2SAndy Fleming #define CMDARG			0x0002e008
97*50586ef2SAndy Fleming 
98*50586ef2SAndy Fleming #define XFERTYP			0x0002e00c
99*50586ef2SAndy Fleming #define XFERTYP_CMD(x)		((x & 0x3f) << 24)
100*50586ef2SAndy Fleming #define XFERTYP_CMDTYP_NORMAL	0x0
101*50586ef2SAndy Fleming #define XFERTYP_CMDTYP_SUSPEND	0x00400000
102*50586ef2SAndy Fleming #define XFERTYP_CMDTYP_RESUME	0x00800000
103*50586ef2SAndy Fleming #define XFERTYP_CMDTYP_ABORT	0x00c00000
104*50586ef2SAndy Fleming #define XFERTYP_DPSEL		0x00200000
105*50586ef2SAndy Fleming #define XFERTYP_CICEN		0x00100000
106*50586ef2SAndy Fleming #define XFERTYP_CCCEN		0x00080000
107*50586ef2SAndy Fleming #define XFERTYP_RSPTYP_NONE	0
108*50586ef2SAndy Fleming #define XFERTYP_RSPTYP_136	0x00010000
109*50586ef2SAndy Fleming #define XFERTYP_RSPTYP_48	0x00020000
110*50586ef2SAndy Fleming #define XFERTYP_RSPTYP_48_BUSY	0x00030000
111*50586ef2SAndy Fleming #define XFERTYP_MSBSEL		0x00000020
112*50586ef2SAndy Fleming #define XFERTYP_DTDSEL		0x00000010
113*50586ef2SAndy Fleming #define XFERTYP_AC12EN		0x00000004
114*50586ef2SAndy Fleming #define XFERTYP_BCEN		0x00000002
115*50586ef2SAndy Fleming #define XFERTYP_DMAEN		0x00000001
116*50586ef2SAndy Fleming 
117*50586ef2SAndy Fleming #define CINS_TIMEOUT		1000
118*50586ef2SAndy Fleming 
119*50586ef2SAndy Fleming #define DSADDR		0x2e004
120*50586ef2SAndy Fleming 
121*50586ef2SAndy Fleming #define CMDRSP0		0x2e010
122*50586ef2SAndy Fleming #define CMDRSP1		0x2e014
123*50586ef2SAndy Fleming #define CMDRSP2		0x2e018
124*50586ef2SAndy Fleming #define CMDRSP3		0x2e01c
125*50586ef2SAndy Fleming 
126*50586ef2SAndy Fleming #define DATPORT		0x2e020
127*50586ef2SAndy Fleming 
128*50586ef2SAndy Fleming #define WML		0x2e044
129*50586ef2SAndy Fleming #define WML_WRITE	0x00010000
130*50586ef2SAndy Fleming 
131*50586ef2SAndy Fleming #define BLKATTR		0x2e004
132*50586ef2SAndy Fleming #define BLKATTR_CNT(x)	((x & 0xffff) << 16)
133*50586ef2SAndy Fleming #define BLKATTR_SIZE(x)	(x & 0x1fff)
134*50586ef2SAndy Fleming #define MAX_BLK_CNT	0x7fff	/* so malloc will have enough room with 32M */
135*50586ef2SAndy Fleming 
136*50586ef2SAndy Fleming #define ESDHC_HOSTCAPBLT_VS18	0x04000000
137*50586ef2SAndy Fleming #define ESDHC_HOSTCAPBLT_VS30	0x02000000
138*50586ef2SAndy Fleming #define ESDHC_HOSTCAPBLT_VS33	0x01000000
139*50586ef2SAndy Fleming #define ESDHC_HOSTCAPBLT_SRS	0x00800000
140*50586ef2SAndy Fleming #define ESDHC_HOSTCAPBLT_DMAS	0x00400000
141*50586ef2SAndy Fleming #define ESDHC_HOSTCAPBLT_HSS	0x00200000
142*50586ef2SAndy Fleming 
143*50586ef2SAndy Fleming int fsl_esdhc_mmc_init(bd_t *bis);
144*50586ef2SAndy Fleming 
145*50586ef2SAndy Fleming #endif  /* __FSL_ESDHC_H__ */
146