xref: /rk3399_rockchip-uboot/include/fsl_esdhc.h (revision 2d9ca2c72c0fce33052f78f02cdc8ad0a5cf4292)
150586ef2SAndy Fleming /*
250586ef2SAndy Fleming  * FSL SD/MMC Defines
350586ef2SAndy Fleming  *-------------------------------------------------------------------
450586ef2SAndy Fleming  *
532c8cfb2SPriyanka Jain  * Copyright 2007-2008,2010-2011 Freescale Semiconductor, Inc
650586ef2SAndy Fleming  *
71a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
850586ef2SAndy Fleming  */
950586ef2SAndy Fleming 
1050586ef2SAndy Fleming #ifndef  __FSL_ESDHC_H__
1150586ef2SAndy Fleming #define	__FSL_ESDHC_H__
1250586ef2SAndy Fleming 
13b33433a6SAnton Vorontsov #include <asm/errno.h>
14c67bee14SStefano Babic #include <asm/byteorder.h>
15b33433a6SAnton Vorontsov 
1693bfd616SPantelis Antoniou /* needed for the mmc_cfg definition */
1793bfd616SPantelis Antoniou #include <mmc.h>
1893bfd616SPantelis Antoniou 
195a8dbdc6SYangbo Lu #ifdef CONFIG_FSL_ESDHC_ADAPTER_IDENT
205a8dbdc6SYangbo Lu #include "../board/freescale/common/qixis.h"
215a8dbdc6SYangbo Lu #endif
225a8dbdc6SYangbo Lu 
2350586ef2SAndy Fleming /* FSL eSDHC-specific constants */
2450586ef2SAndy Fleming #define SYSCTL			0x0002e02c
2550586ef2SAndy Fleming #define SYSCTL_INITA		0x08000000
2650586ef2SAndy Fleming #define SYSCTL_TIMEOUT_MASK	0x000f0000
271118cdbfSLi Yang #define SYSCTL_CLOCK_MASK	0x0000fff0
28c67bee14SStefano Babic #define SYSCTL_CKEN		0x00000008
2950586ef2SAndy Fleming #define SYSCTL_PEREN		0x00000004
3050586ef2SAndy Fleming #define SYSCTL_HCKEN		0x00000002
3150586ef2SAndy Fleming #define SYSCTL_IPGEN		0x00000001
3248bb3bb5SJerry Huang #define SYSCTL_RSTA		0x01000000
337a5b8029SDirk Behme #define SYSCTL_RSTC		0x02000000
347a5b8029SDirk Behme #define SYSCTL_RSTD		0x04000000
3550586ef2SAndy Fleming 
3650586ef2SAndy Fleming #define IRQSTAT			0x0002e030
3750586ef2SAndy Fleming #define IRQSTAT_DMAE		(0x10000000)
3850586ef2SAndy Fleming #define IRQSTAT_AC12E		(0x01000000)
3950586ef2SAndy Fleming #define IRQSTAT_DEBE		(0x00400000)
4050586ef2SAndy Fleming #define IRQSTAT_DCE		(0x00200000)
4150586ef2SAndy Fleming #define IRQSTAT_DTOE		(0x00100000)
4250586ef2SAndy Fleming #define IRQSTAT_CIE		(0x00080000)
4350586ef2SAndy Fleming #define IRQSTAT_CEBE		(0x00040000)
4450586ef2SAndy Fleming #define IRQSTAT_CCE		(0x00020000)
4550586ef2SAndy Fleming #define IRQSTAT_CTOE		(0x00010000)
4650586ef2SAndy Fleming #define IRQSTAT_CINT		(0x00000100)
4750586ef2SAndy Fleming #define IRQSTAT_CRM		(0x00000080)
4850586ef2SAndy Fleming #define IRQSTAT_CINS		(0x00000040)
4950586ef2SAndy Fleming #define IRQSTAT_BRR		(0x00000020)
5050586ef2SAndy Fleming #define IRQSTAT_BWR		(0x00000010)
5150586ef2SAndy Fleming #define IRQSTAT_DINT		(0x00000008)
5250586ef2SAndy Fleming #define IRQSTAT_BGE		(0x00000004)
5350586ef2SAndy Fleming #define IRQSTAT_TC		(0x00000002)
5450586ef2SAndy Fleming #define IRQSTAT_CC		(0x00000001)
5550586ef2SAndy Fleming 
5650586ef2SAndy Fleming #define CMD_ERR		(IRQSTAT_CIE | IRQSTAT_CEBE | IRQSTAT_CCE)
579b74dc56SAndrew Gabbasov #define DATA_ERR	(IRQSTAT_DEBE | IRQSTAT_DCE | IRQSTAT_DTOE | \
589b74dc56SAndrew Gabbasov 				IRQSTAT_DMAE)
599b74dc56SAndrew Gabbasov #define DATA_COMPLETE	(IRQSTAT_TC | IRQSTAT_DINT)
6050586ef2SAndy Fleming 
6150586ef2SAndy Fleming #define IRQSTATEN		0x0002e034
6250586ef2SAndy Fleming #define IRQSTATEN_DMAE		(0x10000000)
6350586ef2SAndy Fleming #define IRQSTATEN_AC12E		(0x01000000)
6450586ef2SAndy Fleming #define IRQSTATEN_DEBE		(0x00400000)
6550586ef2SAndy Fleming #define IRQSTATEN_DCE		(0x00200000)
6650586ef2SAndy Fleming #define IRQSTATEN_DTOE		(0x00100000)
6750586ef2SAndy Fleming #define IRQSTATEN_CIE		(0x00080000)
6850586ef2SAndy Fleming #define IRQSTATEN_CEBE		(0x00040000)
6950586ef2SAndy Fleming #define IRQSTATEN_CCE		(0x00020000)
7050586ef2SAndy Fleming #define IRQSTATEN_CTOE		(0x00010000)
7150586ef2SAndy Fleming #define IRQSTATEN_CINT		(0x00000100)
7250586ef2SAndy Fleming #define IRQSTATEN_CRM		(0x00000080)
7350586ef2SAndy Fleming #define IRQSTATEN_CINS		(0x00000040)
7450586ef2SAndy Fleming #define IRQSTATEN_BRR		(0x00000020)
7550586ef2SAndy Fleming #define IRQSTATEN_BWR		(0x00000010)
7650586ef2SAndy Fleming #define IRQSTATEN_DINT		(0x00000008)
7750586ef2SAndy Fleming #define IRQSTATEN_BGE		(0x00000004)
7850586ef2SAndy Fleming #define IRQSTATEN_TC		(0x00000002)
7950586ef2SAndy Fleming #define IRQSTATEN_CC		(0x00000001)
8050586ef2SAndy Fleming 
81*2d9ca2c7SYangbo Lu #define ESDHCCTL		0x0002e40c
82*2d9ca2c7SYangbo Lu #define ESDHCCTL_PCS		(0x00080000)
83*2d9ca2c7SYangbo Lu 
8450586ef2SAndy Fleming #define PRSSTAT			0x0002e024
857a5b8029SDirk Behme #define PRSSTAT_DAT0		(0x01000000)
8650586ef2SAndy Fleming #define PRSSTAT_CLSL		(0x00800000)
8750586ef2SAndy Fleming #define PRSSTAT_WPSPL		(0x00080000)
8850586ef2SAndy Fleming #define PRSSTAT_CDPL		(0x00040000)
8950586ef2SAndy Fleming #define PRSSTAT_CINS		(0x00010000)
9050586ef2SAndy Fleming #define PRSSTAT_BREN		(0x00000800)
9177c1458dSDipen Dudhat #define PRSSTAT_BWEN		(0x00000400)
92*2d9ca2c7SYangbo Lu #define PRSSTAT_SDSTB		(0X00000008)
9350586ef2SAndy Fleming #define PRSSTAT_DLA		(0x00000004)
9450586ef2SAndy Fleming #define PRSSTAT_CICHB		(0x00000002)
9550586ef2SAndy Fleming #define PRSSTAT_CIDHB		(0x00000001)
9650586ef2SAndy Fleming 
9750586ef2SAndy Fleming #define PROCTL			0x0002e028
9850586ef2SAndy Fleming #define PROCTL_INIT		0x00000020
9950586ef2SAndy Fleming #define PROCTL_DTW_4		0x00000002
10050586ef2SAndy Fleming #define PROCTL_DTW_8		0x00000004
10150586ef2SAndy Fleming 
10250586ef2SAndy Fleming #define CMDARG			0x0002e008
10350586ef2SAndy Fleming 
10450586ef2SAndy Fleming #define XFERTYP			0x0002e00c
10550586ef2SAndy Fleming #define XFERTYP_CMD(x)		((x & 0x3f) << 24)
10650586ef2SAndy Fleming #define XFERTYP_CMDTYP_NORMAL	0x0
10750586ef2SAndy Fleming #define XFERTYP_CMDTYP_SUSPEND	0x00400000
10850586ef2SAndy Fleming #define XFERTYP_CMDTYP_RESUME	0x00800000
10950586ef2SAndy Fleming #define XFERTYP_CMDTYP_ABORT	0x00c00000
11050586ef2SAndy Fleming #define XFERTYP_DPSEL		0x00200000
11150586ef2SAndy Fleming #define XFERTYP_CICEN		0x00100000
11250586ef2SAndy Fleming #define XFERTYP_CCCEN		0x00080000
11350586ef2SAndy Fleming #define XFERTYP_RSPTYP_NONE	0
11450586ef2SAndy Fleming #define XFERTYP_RSPTYP_136	0x00010000
11550586ef2SAndy Fleming #define XFERTYP_RSPTYP_48	0x00020000
11650586ef2SAndy Fleming #define XFERTYP_RSPTYP_48_BUSY	0x00030000
11750586ef2SAndy Fleming #define XFERTYP_MSBSEL		0x00000020
11850586ef2SAndy Fleming #define XFERTYP_DTDSEL		0x00000010
1190e1bf614SVolodymyr Riazantsev #define XFERTYP_DDREN		0x00000008
12050586ef2SAndy Fleming #define XFERTYP_AC12EN		0x00000004
12150586ef2SAndy Fleming #define XFERTYP_BCEN		0x00000002
12250586ef2SAndy Fleming #define XFERTYP_DMAEN		0x00000001
12350586ef2SAndy Fleming 
12450586ef2SAndy Fleming #define CINS_TIMEOUT		1000
12577c1458dSDipen Dudhat #define PIO_TIMEOUT		100000
12650586ef2SAndy Fleming 
12750586ef2SAndy Fleming #define DSADDR		0x2e004
12850586ef2SAndy Fleming 
12950586ef2SAndy Fleming #define CMDRSP0		0x2e010
13050586ef2SAndy Fleming #define CMDRSP1		0x2e014
13150586ef2SAndy Fleming #define CMDRSP2		0x2e018
13250586ef2SAndy Fleming #define CMDRSP3		0x2e01c
13350586ef2SAndy Fleming 
13450586ef2SAndy Fleming #define DATPORT		0x2e020
13550586ef2SAndy Fleming 
13650586ef2SAndy Fleming #define WML		0x2e044
13750586ef2SAndy Fleming #define WML_WRITE	0x00010000
13832c8cfb2SPriyanka Jain #ifdef CONFIG_FSL_SDHC_V2_3
13932c8cfb2SPriyanka Jain #define WML_RD_WML_MAX		0x80
14032c8cfb2SPriyanka Jain #define WML_WR_WML_MAX		0x80
14132c8cfb2SPriyanka Jain #define WML_RD_WML_MAX_VAL	0x0
14232c8cfb2SPriyanka Jain #define WML_WR_WML_MAX_VAL	0x0
14332c8cfb2SPriyanka Jain #define WML_RD_WML_MASK		0x7f
14432c8cfb2SPriyanka Jain #define WML_WR_WML_MASK		0x7f0000
14532c8cfb2SPriyanka Jain #else
14632c8cfb2SPriyanka Jain #define WML_RD_WML_MAX		0x10
14732c8cfb2SPriyanka Jain #define WML_WR_WML_MAX		0x80
14832c8cfb2SPriyanka Jain #define WML_RD_WML_MAX_VAL	0x10
14932c8cfb2SPriyanka Jain #define WML_WR_WML_MAX_VAL	0x80
150ab467c51SRoy Zang #define WML_RD_WML_MASK	0xff
151ab467c51SRoy Zang #define WML_WR_WML_MASK	0xff0000
15232c8cfb2SPriyanka Jain #endif
15350586ef2SAndy Fleming 
15450586ef2SAndy Fleming #define BLKATTR		0x2e004
15550586ef2SAndy Fleming #define BLKATTR_CNT(x)	((x & 0xffff) << 16)
15650586ef2SAndy Fleming #define BLKATTR_SIZE(x)	(x & 0x1fff)
15750586ef2SAndy Fleming #define MAX_BLK_CNT	0x7fff	/* so malloc will have enough room with 32M */
15850586ef2SAndy Fleming 
15950586ef2SAndy Fleming #define ESDHC_HOSTCAPBLT_VS18	0x04000000
16050586ef2SAndy Fleming #define ESDHC_HOSTCAPBLT_VS30	0x02000000
16150586ef2SAndy Fleming #define ESDHC_HOSTCAPBLT_VS33	0x01000000
16250586ef2SAndy Fleming #define ESDHC_HOSTCAPBLT_SRS	0x00800000
16350586ef2SAndy Fleming #define ESDHC_HOSTCAPBLT_DMAS	0x00400000
16450586ef2SAndy Fleming #define ESDHC_HOSTCAPBLT_HSS	0x00200000
16550586ef2SAndy Fleming 
166f022d36eSOtavio Salvador #define ESDHC_VENDORSPEC_VSELECT 0x00000002 /* Use 1.8V */
167f022d36eSOtavio Salvador 
168c67bee14SStefano Babic struct fsl_esdhc_cfg {
1698b06460eSYangbo Lu #ifdef CONFIG_LS2085A
1708b06460eSYangbo Lu 	u64	esdhc_base;
1718b06460eSYangbo Lu #else
172c67bee14SStefano Babic 	u32	esdhc_base;
1738b06460eSYangbo Lu #endif
174a2ac1b3aSBenoît Thébaudeau 	u32	sdhc_clk;
175aad4659aSAbbas Raza 	u8	max_bus_width;
17693bfd616SPantelis Antoniou 	struct mmc_config cfg;
177c67bee14SStefano Babic };
178c67bee14SStefano Babic 
179c67bee14SStefano Babic /* Select the correct accessors depending on endianess */
180c82e9de4SWang Huan #if defined CONFIG_SYS_FSL_ESDHC_LE
181c82e9de4SWang Huan #define esdhc_read32		in_le32
182c82e9de4SWang Huan #define esdhc_write32		out_le32
183c82e9de4SWang Huan #define esdhc_clrsetbits32	clrsetbits_le32
184c82e9de4SWang Huan #define esdhc_clrbits32		clrbits_le32
185c82e9de4SWang Huan #define esdhc_setbits32		setbits_le32
186c82e9de4SWang Huan #elif defined(CONFIG_SYS_FSL_ESDHC_BE)
187c82e9de4SWang Huan #define esdhc_read32            in_be32
188c82e9de4SWang Huan #define esdhc_write32           out_be32
189c82e9de4SWang Huan #define esdhc_clrsetbits32      clrsetbits_be32
190c82e9de4SWang Huan #define esdhc_clrbits32         clrbits_be32
191c82e9de4SWang Huan #define esdhc_setbits32         setbits_be32
192c82e9de4SWang Huan #elif __BYTE_ORDER == __LITTLE_ENDIAN
193c67bee14SStefano Babic #define esdhc_read32		in_le32
194c67bee14SStefano Babic #define esdhc_write32		out_le32
195c67bee14SStefano Babic #define esdhc_clrsetbits32	clrsetbits_le32
196c67bee14SStefano Babic #define esdhc_clrbits32		clrbits_le32
197c67bee14SStefano Babic #define esdhc_setbits32		setbits_le32
198c67bee14SStefano Babic #elif __BYTE_ORDER == __BIG_ENDIAN
199c67bee14SStefano Babic #define esdhc_read32		in_be32
200c67bee14SStefano Babic #define esdhc_write32		out_be32
201c67bee14SStefano Babic #define esdhc_clrsetbits32	clrsetbits_be32
202c67bee14SStefano Babic #define esdhc_clrbits32		clrbits_be32
203c67bee14SStefano Babic #define esdhc_setbits32		setbits_be32
204c67bee14SStefano Babic #else
205c67bee14SStefano Babic #error "Endianess is not defined: please fix to continue"
206c67bee14SStefano Babic #endif
207c67bee14SStefano Babic 
208b33433a6SAnton Vorontsov #ifdef CONFIG_FSL_ESDHC
20950586ef2SAndy Fleming int fsl_esdhc_mmc_init(bd_t *bis);
210c67bee14SStefano Babic int fsl_esdhc_initialize(bd_t *bis, struct fsl_esdhc_cfg *cfg);
211b33433a6SAnton Vorontsov void fdt_fixup_esdhc(void *blob, bd_t *bd);
212b33433a6SAnton Vorontsov #else
213b33433a6SAnton Vorontsov static inline int fsl_esdhc_mmc_init(bd_t *bis) { return -ENOSYS; }
214b33433a6SAnton Vorontsov static inline void fdt_fixup_esdhc(void *blob, bd_t *bd) {}
215b33433a6SAnton Vorontsov #endif /* CONFIG_FSL_ESDHC */
216bb0dc108SYing Zhang void __noreturn mmc_boot(void);
2171eaa742dSPrabhakar Kushwaha void mmc_spl_load_image(uint32_t offs, unsigned int size, void *vdst);
21850586ef2SAndy Fleming 
21950586ef2SAndy Fleming #endif  /* __FSL_ESDHC_H__ */
220